
474 Hitachi
B.1 List of I/O Register (cont)
Bit Name
Address
Abbreviation
of Register
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Module
H'FFFFFF14
H'FFFFFF15
DVDNTL
DIVU
H'FFFFFF16
H'FFFFFF17
H'FFFFFF18
to
H'FFFFFF3F
–
–
–
–
–
–
–
–
–
–
H'FFFFFF40
BARAH
BAA31 BAA30 BAA29 BAA28 BAA27 BAA26 BAA25 BAA24
H'FFFFFF41
BAA23 BAA22 BAA21 BAA20 BAA19 BAA18 BAA17 BAA16
H'FFFFFF42
BARAL
BAA15 BAA14 BAA13 BAA12 BAA11 BAA10 BAA9 BAA8
H'FFFFFF43
BAA7 BAA6 BAA5 BAA4 BAA3 BAA2 BAA1 BAA0
H'FFFFFF44
BAMRAH
BAMA3
1
BAMA3
0
BAMA2
9
BAMA2
8
BAMA2
7
BAMA2
6
BAMA2
5
BAMA2
4
H'FFFFFF45
BAMA2
3
BAMA2
2
BAMA2
1
BAMA2
0
BAMA1
9
BAMA1
8
BAMA1
7
BAMA1
6
UBC
(channel A)
H'FFFFFF46
BAMRAL
BAMA1
5
BAMA1
4
BAMA1
3
BAMA1
2
BAMA1
1
BAMA1
0
BAMA9BAMA8
H'FFFFFF47
BAMA7BAMA6BAMA5BAMA4BAMA3BAMA2BAMA1BAMA0
H'FFFFFF48
BBRA
–
–
–
–
–
–
–
–
H'FFFFFF49
CPA1 CPA0
IDA1
IDA0 RWA1 RWA0 SZA1
SZA0
H'FFFFFF4A
to
H'FFFFFF5F
–
–
–
–
–
–
–
–
–
–
H'FFFFFF60
BARBH
BAB31 BAB30 BAB29 BAB28 BAB27 BAB26 BAB25 BAB24
H'FFFFFF61
BAB23 BAB22 BAB21 BAB20 BAB19 BAB18 BAB17 BAB16
H'FFFFFF62
BARBL
BAB15 BAB14 BAB13 BAB12 BAB11 BAB10 BAB9 BAB8
H'FFFFFF63
BAB7 BAB6 BAB5 BAB4 BAB3 BAB2 BAB1 BAB0
UBC
H'FFFFFF64
BAMRBH
BAMB3
1
BAMB3
0
BAMB2
9
BAMB2
8
BAMB2
7
BAMB2
6
BAMB2
5
BAMB2
4
(channel B)
H'FFFFFF65
BAMB2
3
BAMB2
2
BAMB2
1
BAMB2
0
BAMB1
9
BAMB1
8
BAMB1
7
BAMB1
6
Содержание SH7095
Страница 1: ...SH7095 Hardware User Manual ...
Страница 16: ...Hitachi 5 1 2 Block Diagram Figure 1 1 is a block diagram of the SH7095 Figure 1 1 Block Diagram ...
Страница 23: ...12 Hitachi ...
Страница 63: ...52 Hitachi ...
Страница 77: ...66 Hitachi ...
Страница 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Страница 127: ...116 Hitachi ...
Страница 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Страница 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Страница 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Страница 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Страница 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Страница 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Страница 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Страница 178: ...Hitachi 167 a Phase Shifted 90 by PLL b Phase Shift Using PLL is 0 Figure 7 28 Phase Shift with the PLL ...
Страница 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Страница 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Страница 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Страница 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Страница 218: ...Hitachi 207 EX Instruction execution MA Memory Access WB Write back Figure 8 3 Reading during a Cache Hit ...
Страница 231: ...220 Hitachi ...
Страница 287: ...276 Hitachi ...
Страница 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Страница 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Страница 333: ...322 Hitachi ...
Страница 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Страница 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Страница 395: ...384 Hitachi ...
Страница 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Страница 405: ...394 Hitachi Figure 15 7 Reset Input Timing Figure 15 8 Interrupt Signal Input Timing With PLL1 Off ...
Страница 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Страница 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Страница 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Страница 439: ...428 Hitachi Figure 15 36 Synchronous DRAM Auto Refresh Cycle Shown From Precharge Cycle TRP 1 Cycle TRAS 2 Cycles ...
Страница 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Страница 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Страница 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Страница 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Страница 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Страница 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Страница 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Страница 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Страница 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Страница 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Страница 490: ...Hitachi 479 B 2 Register Chart ...