233
Table 8.7 (b) 16-bit timer Operating Modes (Channel 1)
Register Settings
TSNC
TMDR
TIOR1
16TCR1
Synchro-
Clear Clock
Operating Mode
nization
MDF
FDIR PWM
IOA
IOB
Select
Select
Synchronous preset
SYNC1 = 1 —
—
PWM mode
—
—
PWM1 = 1
—
Output compare A
—
—
PWM1 = 0
IOA2 = 0
Other bits
unrestricted
Output compare B
—
—
IOB2 = 0
Other bits
unrestricted
Input capture A
—
—
PWM1 = 0
IOA2 = 1
Other bits
unrestricted
Input capture B
—
—
PWM1 = 0
IOB2 = 1
Other bits
unrestricted
Counter By compare
—
—
CCLR1 = 0
clearing match/input
CCLR0 = 1
capture A
By compare
—
—
CCLR1 = 1
match/input
CCLR0 = 0
capture B
Syn-
SYNC1 = 1 —
—
CCLR1 = 1
chronous
CCLR0 = 1
clear
Legend:
Setting available (valid). — Setting does not affect this mode.
Note:
The input capture function cannot be used in PWM mode. If compare match A and compare match B
occur simultaneously, the compare match signal is inhibited.
*
*
Содержание H8/3008
Страница 1: ...Hitachi 16 Bit Microcomputer H8 3008 Hardware Manual ADE 602 221 Rev 1 0 9 14 00 Hitachi Ltd ...
Страница 4: ......
Страница 17: ...xii ...
Страница 70: ...54 ...
Страница 114: ...98 ...
Страница 154: ...138 ...
Страница 314: ...298 ...
Страница 412: ...396 ...
Страница 496: ...480 ...