vii
10.4 Usage
Notes........................................................................................................................ 296
10.4.1 Operation of TPC Output Pins .............................................................................. 296
10.4.2 Note on Non-Overlapping Output......................................................................... 296
Section 11 Watchdog Timer
.............................................................................................. 299
11.1 Overview ............................................................................................................................ 299
11.1.1 Features ................................................................................................................. 299
11.1.2 Block
Diagram ...................................................................................................... 300
11.1.3 Pin
Configuration .................................................................................................. 300
11.1.4 Register
Configuration .......................................................................................... 301
11.2 Register
Descriptions.......................................................................................................... 301
11.2.1 Timer Counter (TCNT) ......................................................................................... 301
11.2.2 Timer Control/Status Register (TCSR) ................................................................. 302
11.2.3 Reset Control/Status Register (RSTCSR) ............................................................. 304
11.2.4 Notes on Register Access...................................................................................... 305
11.3 Operation ............................................................................................................................ 307
11.3.1 Watchdog Timer Operation .................................................................................. 307
11.3.2 Interval Timer Operation ...................................................................................... 308
11.3.3 Timing of Setting of Overflow Flag (OVF).......................................................... 308
11.3.4 Timing of Setting of Watchdog Timer Reset Bit (WRST) ................................... 309
11.4 Interrupts ............................................................................................................................ 310
11.5 Usage
Notes........................................................................................................................ 310
Section 12 Serial Communication Interface
................................................................. 311
12.1 Overview ............................................................................................................................ 311
12.1.1 Features ................................................................................................................. 311
12.1.2 Block
Diagram ...................................................................................................... 313
12.1.3 Pin
Configuration .................................................................................................. 314
12.1.4 Register
Configuration .......................................................................................... 315
12.2 Register
Descriptions.......................................................................................................... 316
12.2.1 Receive Shift Register (RSR)................................................................................ 316
12.2.2 Receive Data Register (RDR) ............................................................................... 316
12.2.3 Transmit Shift Register (TSR) .............................................................................. 317
12.2.4 Transmit Data Register (TDR).............................................................................. 317
12.2.5 Serial Mode Register (SMR)................................................................................. 318
12.2.6 Serial Control Register (SCR)............................................................................... 321
12.2.7 Serial Status Register (SSR).................................................................................. 325
12.2.8 Bit Rate Register (BRR)........................................................................................ 330
12.3 Operation ............................................................................................................................ 338
12.3.1 Overview ............................................................................................................... 338
12.3.2 Operation in Asynchronous Mode ........................................................................ 341
12.3.3 Multiprocessor
Communication............................................................................ 350
12.3.4 Synchronous
Operation ......................................................................................... 357
Содержание H8/3008
Страница 1: ...Hitachi 16 Bit Microcomputer H8 3008 Hardware Manual ADE 602 221 Rev 1 0 9 14 00 Hitachi Ltd ...
Страница 4: ......
Страница 17: ...xii ...
Страница 70: ...54 ...
Страница 114: ...98 ...
Страница 154: ...138 ...
Страница 314: ...298 ...
Страница 412: ...396 ...
Страница 496: ...480 ...