
HARDWARE CONFIGURATION
2-3
CPU
2.1 CPU
This section describes the memory space and register composing CPU
hardware.
Memory Space
The MB89140 series of microcontrollers have a memory area of 64K bytes.
All I/O, data, and program areas are located in this space. The I/O area is
near the lowest address and the data area is immediately above it. The data
area may be divided into register, stack, and direct-address areas according
to the applications. The program area is located near the highest address
and the tables of interrupt and reset vectors and vector-call instructions are
at the highest address. Figure 2.1 shows the structure of the memory space
for the MB89140 series of microcontrollers.
FFFF
H
8007
H
8000
H
0480
H
0200
H
0100
H
0080
H
0000
H
RAM (1024)
Register
MB89P147
MB89W147
MB89PV140
I/O
FFFF
H
A000
H
0380
H
0200
H
0100
H
0080
H
0000
H
MB89146
I/O
ROM
(24 K)
ROM
(External ROM
for MB89PV140
FFFF
H
C000
H
0280
H
0200
H
0100
H
0080
H
0000
H
MB89145
Register
RAM (768)
I/O
RAM (512)
ROM
(16 K)
Note
Register
Note: To make the user program available between the EPROM-mounted
and mask-ROM-mounted microcontrollers, no user program should
be written at the option EPROM area between
8000
H
to
8006
H
(see
APPENDIX 2 for details).
Fig. 2.1 Memory Space of MB89140 Series of Microcontrollers
Содержание F2MC-8L Series
Страница 121: ...INSTRUCTIONS 4 7 4 5 F2MC 8L FAMILY INSTRUCTION MAP ...
Страница 123: ...5 MASK OPTIONS ...
Страница 125: ...APPENDIX ...