
APPENDIX
App.- 3
APPENDIX A I/O MAP
Addresses
00
H
to
17
H
00
H
(R/W)
PDR0
XXXX XXXX Port 0 data register
01
H
(W)
DDR0
0000 0000
Port 0 data direction register
02
H
(R/W)
PDR1
XXXX XXXX Port 1 data register
03
H
(W)
DDR1
0000 0000
Port 1 data direction register
04
H
(R/W)
PDR2
- - - - 0000
Port 2 data register
05
H
Reserved
—
—
Access disable
06
H
Reserved
—
—
Access disable
07
H
(R/W)
SYCC
X - - 1 1111
System clock control register
08
H
(R/W)
STBC
00001 0 - - -
Standby control register
09
H
(R/W)
WDTC
000 - XXXX
Watchdog timer control register
0A
H
(R/W)
TBCR
00 - - - 000
Time-base timer control register
0B
H
(R/W)
WPCR
00 - - - 000
Watch prescaler control register
0C
H
(R/W)
PDR3
XXXX XXXX Port 3 data register
0D
H
(W)
DDR3
0000 0000
Port 3 data direction register
0E
H
(R/W)
BUZR
- - - - - - 00
Buzzer register
0F
H
(R/W)
EIC
0000 0000
External interrupt control register
10
H
(R/W)
PDR4
0000 0000
Port 4 data register
11
H
(R/W)
PDR5
0000 0000
Port 5 data register
12
H
(R/W)
PDR6
0000 0000
Port 6 data register
13
H
(W)
PDR7
- - - - - - 00
Port 7 data register
14
H
15
H
16
H
(W)
COMR
XXXX XXXX 8-bit PWM timer compare register
17
H
(R/W)
CNTR
0 - 00 0000
8-bit PWM timer control register
Address
Read/Write
Register
Description of register
Initial value
MSB
⇐
⇒
LSB
See each section describing the block of the registers for each register function.
Содержание F2MC-8L Series
Страница 121: ...INSTRUCTIONS 4 7 4 5 F2MC 8L FAMILY INSTRUCTION MAP ...
Страница 123: ...5 MASK OPTIONS ...
Страница 125: ...APPENDIX ...