643
APPENDIX A Instructions
Note:
See Table A.5-1 "Execution cycle counts in each addressing mode" and Table A.5-2 "Cycle count
correction values for counting execution cycles" for information on (a) to (d) in the table.
Table A.8-3 42 Addition/subtraction instructions (byte, word, long word)
Mnemonic
#
RG
B
Operation
L
H
A
H
I
S
T
N
Z
V
C
R
M
W
ADD
A,#imm8
2
2
0
0
byte (A) <-- (A) + imm8
Z
-
-
-
-
*
*
*
*
-
ADD
A,dir
2
5
0
(b)
byte (A) <-- (A) + (dir)
Z
-
-
-
-
*
*
*
*
-
ADD
A,ear
2
3
1
0
byte (A) <-- (A) + (ear)
Z
-
-
-
-
*
*
*
*
-
ADD
A,eam
2+
4 + (a)
0
(b)
byte (A) <-- (A) + (eam)
Z
-
-
-
-
*
*
*
*
-
ADD
ear,A
2
3
2
0
byte (ear) <-- (ear) + (A)
-
-
-
-
-
*
*
*
*
-
ADD
eam,A
2+
5 + (a)
0
2 x (b)
byte (eam) <-- (eam) + (A)
Z
-
-
-
-
*
*
*
*
*
ADDC
A
1
2
0
0
byte (A) <-- (AH) + (AL) + (C)
Z
-
-
-
-
*
*
*
*
-
ADDC
A,ear
2
3
1
0
byte (A) <-- (A) + (ear)+ (C)
Z
-
-
-
-
*
*
*
*
-
ADDC
A,eam
2+
4 + (a)
0
(b)
byte (A) <-- (A) + (eam)+ (C)
Z
-
-
-
-
*
*
*
*
-
ADDDC
A
1
3
0
0
byte (A) <-- (AH) + (AL) + (C)
(decimal)
Z
-
-
-
-
*
*
*
*
-
SUB
A,#imm8
2
2
0
0
byte (A) <-- (A) - imm8
Z
-
-
-
-
*
*
*
*
-
SUB
A,dir
2
5
0
(b)
byte (A) <-- (A) - (dir)
Z
-
-
-
-
*
*
*
*
-
SUB
A,ear
2
3
1
0
byte (A) <-- (A) - (ear)
Z
-
-
-
-
*
*
*
*
-
SUB
A,eam
2+
4 + (a)
0
(b)
byte (A) <-- (A) - (eam)
Z
-
-
-
-
*
*
*
*
-
SUB
ear,A
2
3
2
0
byte (ear) <-- (ear) - (A)
-
-
-
-
-
*
*
*
*
-
SUB
eam,A
2+
5 + (a)
0
2 x (b)
byte (eam) <-- (eam) - (A)
-
-
-
-
-
*
*
*
*
*
SUBC
A
1
2
0
0
byte (A) <-- (AH) - (AL) - (C)
Z
-
-
-
-
*
*
*
*
-
SUBC
A,ear
2
3
1
0
byte (A) <-- (A) - (ear) - (C)
Z
-
-
-
-
*
*
*
*
-
SUBC
A,eam
2+
4 + (a)
0
(b)
byte (A) <-- (A) - (eam) - (C)
Z
-
-
-
-
*
*
*
*
-
SUBDC
A
1
3
0
0
byte (A) <-- (AH) - (AL) - (C)
(decimal)
Z
-
-
-
-
*
*
*
*
-
ADDW
A
1
2
0
0
word (A) <-- (AH) + (AL)
-
-
-
-
-
*
*
*
*
-
ADDW
A,ear
2
3
1
0
word (A) <-- (A) + (ear)
-
-
-
-
-
*
*
*
*
-
ADDW
A,eam
2+
4+(a)
0
(c)
word (A) <-- (A) + (eam)
-
-
-
-
-
*
*
*
*
-
ADDW
A,#imm16
3
2
0
0
word (A) <-- (A) + imm16
-
-
-
-
-
*
*
*
*
-
ADDW
ear,A
2
3
2
0
word (ear) <-- (ear) + (A)
-
-
-
-
-
*
*
*
*
-
ADDW
eam,A
2+
5+(a)
0
2 x (c)
word (eam) <-- (eam) + (A)
-
-
-
-
-
*
*
*
*
*
ADDCW
A,ear
2
3
1
0
word (A) <-- (A) + (ear) + (C)
-
-
-
-
-
*
*
*
*
-
ADDCW
A,eam
2+
4+(a)
0
(c)
word (A) <-- (A) + (eam) + (C)
-
-
-
-
-
*
*
*
*
-
SUBW
A
1
2
0
0
word (A) <-- (AH) - (AL)
-
-
-
-
-
*
*
*
*
-
SUBW
A,ear
2
3
1
0
word (A) <-- (A) - (ear)
-
-
-
-
-
*
*
*
*
-
SUBW
A,eam
2+
4+(a)
0
(c)
word (A) <-- (A) - (eam)
-
-
-
-
-
*
*
*
*
-
SUBW
A,#imm16
3
2
0
0
word (A) <-- (A) - imm16
-
-
-
-
-
*
*
*
*
-
SUBW
ear,A
2
3
2
0
word (ear) <-- (ear) - (A)
-
-
-
-
-
*
*
*
*
-
SUBW
eam,A
2+
5+(a)
0
2 x (c)
word (eam) <-- (eam) - (A)
-
-
-
-
-
*
*
*
*
*
SUBCW
A,ear
2
3
1
0
word (A) <-- (A) - (ear) - (C)
-
-
-
-
-
*
*
*
*
-
SUBCW
A,eam
2+
4+(a)
0
(c)
word (A) <-- (A) - (eam) - (C)
-
-
-
-
-
*
*
*
*
-
ADDL
A,ear
2
6
2
0
long (A) <-- (A) + (ear)
-
-
-
-
-
*
*
*
*
-
ADDL
A,eam
2+
7+(a)
0
(d)
long (A) <-- (A) + (eam)
-
-
-
-
-
*
*
*
*
-
ADDL
A,#imm32
5
4
0
0
long (A) <-- (A) + imm32
-
-
-
-
-
*
*
*
*
-
SUBL
A,ear
2
6
2
0
long (A) <-- (A) - (ear)
-
-
-
-
-
*
*
*
*
-
SUBL
A,eam
2+
7+(a)
0
(d)
long (A) <-- (A) - (eam)
-
-
-
-
-
*
*
*
*
-
SUBL
A,#imm32
5
4
0
0
long (A) <-- (A) - imm32
-
-
-
-
-
*
*
*
*
-
Содержание F2MC-16LX Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Страница 4: ......
Страница 8: ...iv ...
Страница 10: ...vi ...
Страница 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Страница 176: ...158 CHAPTER 3 CPU ...
Страница 224: ...206 CHAPTER 5 Timebase timer ...
Страница 294: ...276 CHAPTER 8 16 bit reload timer ...
Страница 366: ...348 CHAPTER 12 DTP external interrupt ...
Страница 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Страница 446: ...428 CHAPTER 14 UART0 ...
Страница 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Страница 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Страница 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 677: ...659 APPENDIX A Instructions Table A 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Страница 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Страница 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Страница 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Страница 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Страница 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Страница 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Страница 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Страница 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Страница 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 710: ......