148
CHAPTER 3 CPU
●
Oscillation stabilization wait time of sub clock
In the sub-stop mode, the oscillation of the sub clock stops and the oscillation stabilization wait time of the
sub clock is required.The oscillation stabilization wait time of the sub clock is fixed at 2
14
/SCLK (SCLK:
sub clock).
●
Oscillation stabilization wait time of PLL clock
In main clock mode, the PLL multiplier circuit remains stopped. When the CPU enters the PLL clock
mode, therefore, it is necessary to allow for the PLL clock oscillation stabilization wait time.The CPU runs
in main clock mode till the PLL clock oscillation stabilization wait time has elapsed.The PLL clock
oscillation stabilization wait time taken when the clock mode is switched from main clock to PLL clock is
fixed at 2
14
/HCLK (HCLK: oscillation clock).
In subclock mode, the main clock and PLL multiplier circuit remain stopped. When the CPU enters the
PLL clock mode, therefore, it is necessary to allow for the main clock oscillation stabilization wait time and
PLL clock oscillation stabilization wait time. In this case, the oscillation stabilization wait times for the
main clock and PLL clock are counted simultaneously according to the value specified in the oscillation
stabilization wait time select bits (CKSCR: WS1, WS0) in the clock select register. The CKSCR: WS1/
WS0 bits must therefore be set to a value according to the main clock or PLL clock oscillation stabilization
wait time, whichever is longer. The PLL clock requires an oscillation stabilization wait time of at least 2
14
/
HCLK. For switching to PLL clock mode, therefore, set the CKSCR: WS1 and WS0 bits to "10
B
" or "11
B
".
In PLL stop mode, the main clock and PLL multiplier circuit remain stopped. When the CPU returns from
PLL stop mode, therefore, it is necessary to allow for the main clock oscillation stabilization wait time and
PLL clock oscillation stabilization wait time. In this case, the oscillation stabilization wait times for the
main clock and PLL clock are counted simultaneously according to the value specified in the oscillation
stabilization wait time select bits (CKSCR: WS1, WS0) in the clock select register. The CKSCR: WS1/
WS0 bits must therefore be set to a value according to the main clock or PLL clock oscillation stabilization
wait time, whichever is longer. The PLL clock requires an oscillation stabilization wait time of at least 2
14
/
HCLK. Set the oscillation stabilization wait time selection bits (CKSCR: WS1, WS0) in the clock selection
register to "10
B
" or "11
B
".
■
Transition of Clock Mode
While the clock mode is being switched, do not switch the CPU to low power consumption mode or to any
other clock mode until the current process of mode switching is completed.Check the MCM and SCM bits
in the clock select register (CKSCR) to make sure that the transition to the new clock mode has been
completed. If the mode is switched to another clock mode or low power consumption mode before
completion of switching, the mode may not be switched.
Note:
There is no sub-clock in MB90F897S.
Содержание F2MC-16LX Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Страница 4: ......
Страница 8: ...iv ...
Страница 10: ...vi ...
Страница 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Страница 176: ...158 CHAPTER 3 CPU ...
Страница 224: ...206 CHAPTER 5 Timebase timer ...
Страница 294: ...276 CHAPTER 8 16 bit reload timer ...
Страница 366: ...348 CHAPTER 12 DTP external interrupt ...
Страница 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Страница 446: ...428 CHAPTER 14 UART0 ...
Страница 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Страница 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Страница 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 677: ...659 APPENDIX A Instructions Table A 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Страница 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Страница 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Страница 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Страница 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Страница 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Страница 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Страница 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Страница 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Страница 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 710: ......