MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
52
Freescale Semiconductor
I
2
C
11 I
2
C
This section describes the DC and AC electrical characteristics for the I
2
C interface of the
MPC8360E/58E.
11.1
I
2
C DC Electrical Characteristics
Table 44
provides the DC electrical characteristics for the I
2
C interface of the device.
11.2
I
2
C AC Electrical Specifications
Table 45
provides the AC timing parameters for the I
2
C interface of the device.
Table 44. I
2
C DC Electrical Characteristics
At recommended operating conditions with OV
DD
of 3.3 V ± 10%.
Parameter
Symbol
Min
Max
Unit
Notes
Input high voltage level
V
IH
0.7
×
OV
DD
OV
DD
+ 0.3
V
—
Input low voltage level
V
IL
–0.3
0.3
×
OV
DD
V
—
Low level output voltage
V
OL
0
0.4
V
1
Output fall time from V
IH
(min) to V
IL
(max) with a bus
capacitance from 10 to 400 pF
t
I2KLKV
20 + 0.1
×
C
B
250
ns
2
Pulse width of spikes which must be suppressed by the input
filter
t
I2KHKL
0
50
ns
3
Capacitance for each I/O pin
C
I
—
10
pF
—
Input current (0 V
≤
V
IN
≤
OV
DD
)
I
IN
—
±10
μ
A
4
Notes:
1. Output voltage (open drain or open collector) condition = 3 mA sink current.
2. C
B
= capacitance of one bus line in pF.
3. Refer to the
MPC8360E Integrated Communications Processor Family Reference Manual for information on the digital filter
used.
4. I/O pins will obstruct the SDA and SCL lines if OV
DD
is switched off.
Table 45. I
2
C AC Electrical Specifications
All values refer to V
IH
(min) and V
IL
(max) levels (see
Table 44
).
Parameter
Symbol
1
Min
Max
Unit
SCL clock frequency
f
I2C
0
400
kHz
Low period of the SCL clock
t
I2CL
1.3
—
μ
s
High period of the SCL clock
t
I2CH
0.6
—
μ
s
Setup time for a repeated START condition
t
I2SVKH
0.6
—
μ
s
Hold time (repeated) START condition (after this period, the first
clock pulse is generated)
t
I2SXKL
0.6
—
μ
s
Data setup time
t
I2DVKH
100
—
ns