ix
Figures
Figure
Title
Page
WAIT Input Timing Diagram ...............................................3-3
TRISTATE Input Timing Diagram .......................................3-4
Vector Output I/O Module Block Diagram ..........................4-4
Vector Output I/O Module Output Section ..........................4-4
Input Section Block Diagram ..............................................4-5
Pod Sync Input/Output Section Timing Diagram ................4-13
Capture Clock Timing Diagram ..........................................4-15
Vector I/O Control ...............................................................5-2
MC6845 Cycle Timing Diagram ..........................................7-7
SCN2674 Controller Timing Diagram .................................7-15
Using WAIT to Check for a Level (Method 1) .....................7-19
Using WAIT to Check for a Level (Method 2) .....................7-19
Connecting Two Modules for Timing Sets ..........................7-20
Содержание 9100A Series
Страница 6: ...vi ...
Страница 8: ...viii ...
Страница 10: ...x ...
Страница 14: ...9100A 017 1 4 ...
Страница 24: ...9100A 017 3 6 ...
Страница 44: ...9100A 017 5 4 ...
Страница 58: ...9100A 017 6 14 ...
Страница 83: ...A 1 Appendix A New TL 1 Commands ...
Страница 84: ...9100A 017 A 2 ...
Страница 87: ...clockfreq 3 For More Information The Overview Of TL 1 section of the Programmer s Manual ...
Страница 88: ...clockfreq 4 ...
Страница 91: ...drivepoll 3 For More Information The Overview Of TL 1 section of the Programmer s Manual ...
Страница 92: ...drivepoll 4 ...
Страница 104: ...vectordrive 4 ...
Страница 107: ...vectorload 3 For More Information The Overview Of TL 1 section of the Programmer s Manual ...
Страница 108: ...vectorload 4 ...
Страница 116: ...9100A 017 C 2 ...
Страница 117: ...9100A 017 C 3 ...
Страница 118: ...9100A 017 C 4 ...