1-1
Section 1
Introduction and Specifications
INTRODUCTION
This manual presents service information for the 9100A-017 Vector Output
I/O Module. Included are a theory of operation, general maintenance
procedures, performance tests, troubleshooting information, a list of
replacement parts, and schematic diagrams.
SPECIFICATIONS
Table 1-1 contains the specifications for the Vector Output I/O Module.
NOTE
Output specifications for Table 1-1 were obtained using
the Y9100-102 Card Edge Interface Module into 10 LSTTL
loads. Results may vary depending on the impedance,
length, and shielding of the connector used. (Output
timing is measured at 50% of signal amplitude.)
Table 1-1. Vector Output I/O Module Specifications
______________________________________________________________________________
VECTOR OUTPUT I/O MODULE OUTPUT
(into 10 LSTTL loads with card edge connector attached):
Module Vector Size ......................... 8192 vectors, 40 channels wide.
Maximum Vector Pattern (4 Modules) ......... 8192 vectors, 160 channels wide.
Vector Looping ............................. Up to 65536 repetitions of
one vector set.
Output Logic Levels:
High ................................... 3.7V minimum (6.0 mA source).
Low .................................... 0.4V maximum (6.0 mA sink).
INT CLK (internal clock) ................... 1, 5, 10, or 20 MHz (±100
ppm).
DR CLK (external clock) .................... 25 MHz maximum. (This frequency
maximum may be exceeded in some
cases based upon application
and hardware interfacing.)
Clock to Vector Out (tdel):
INT CLK Out to Vector Out Delay ........ 37 ns typical, 45 ns maximum.
DR CLK In to Vector Out Delay .......... 50 ns typical, 58 ns maximum.
______________________________________________________________________________
Содержание 9100 Series
Страница 6: ... iv ...
Страница 8: ... vi ...
Страница 15: ...2 Theory of Operation 2 3 Figure 2 1 Input Section Functional Block Diagram ...
Страница 16: ...2 Theory of Operation 2 4 Figure 2 2 Output Section Functional Block Diagram ...
Страница 19: ...2 Theory of Operation 2 7 Figure 2 3 Input Section Address Decoding Summary ...
Страница 42: ...2 Theory of Operation 2 30 ...
Страница 50: ...4 List of Replaceable Parts 4 2 ...
Страница 54: ...4 List of Replaceable Parts 4 6 Figure 4 1 9100A 017 Final Assembly ...
Страница 55: ...4 List of Replaceable Parts 4 7 Figure 4 1 9100A 017 Final Assembly cont ...
Страница 57: ...4 List of Replaceable Parts 4 9 Figure 4 2 A1 Main PCA ...
Страница 59: ...4 List of Replaceable Parts 4 11 Figure 4 3 A2 Top PCA ...
Страница 64: ...4 List of Replaceable Parts 4 16 ...
Страница 66: ...5 Schematic Diagrams 5 2 ...
Страница 67: ...5 Schematic Diagrams 5 3 Figure 5 1 A1 Main PCA ...
Страница 68: ...5 Schematic Diagrams 5 4 Figure 5 1 A1 Main PCA cont ...
Страница 69: ...5 Schematic Diagrams 5 5 Figure 5 2 A2 Top PCA ...
Страница 70: ...5 Schematic Diagrams 5 6 Figure 5 2 A2 Top PCA cont ...
Страница 74: ...Index Index 4 ...