2/Theory of Operation
2-18
Table 2-5. Connector Code Examples
_________________________________________________________________
CODE READ MEANING
_________________________________________________________________
$F3 No clip on B side, 20-pin clip on A side
$4F 24-pin clip on B side, no clip on A side
$E1 40-pin clip installed
$14 16-pin clip on B side, 24-pin clip on A side
$FF No clips installed
________________________________________________________________
qualified RD- and WR- are also available to the output section. However,
there is a separate data bus for the output section that is selected
when LAT-A7 is low.
Two ICs are required to perform the data bus interfacing: a 74ALS245
Octal 3-State Transceiver (U24) and the 74LS31 delay elements (U29).
Both devices are located on the Main PCA.
The TOPDATA Bus (used by the output section) is isolated from A-D-BUS
(used by the input section) by U24. If a read or write access is made to
any address of the output section (A7 = 0), LAT-A7 remains low, thereby
providing an enable signal to U24 pin 19 (G-). The WR- signal determines
the direction of data travel. If WR- is high, the data passes from the
TOPDATA bus to A-D-BUS for a read. If WR- is low, the data passes in the
other direction for a write.
Some register control signals (such as COMMAND0- and COMMAND1- for U5
and U6 of the Top PCA) use the rising edge of WR- to latch data. Since
the WR- signal also controls the direction of the TOPDATA bus through
}U24, U29 provides a nominal 46.5 ns delay to the direction control
signal (WR-DLY-) on U24. This insures that, during accesses to the
output section, the data bus is held in the correct direction by U24
while the rising edge of RD- or WR- latches the data.
ADDRESSING
All addresses with A7 low are reserved for the output section. Since A3
through A1 only go to the custom chips for use as addresses and STROBE-
is only active for addresses with LDS- active (address bit 0 = 1), the
address space is effectively limited to $DOX01 through $DOX71.
Table 2-6 lists the output section addresses and the signals (or
registers) that are affected by accessing the address for both reads and
writes.
Performing a write to $DOX01 causes the COMMAND0- output of U10 (Top
PCA) to toggle, thereby latching the data on the bus into the U5
register. (See the heading, “Output Control Functional Block”, further
on in this section for more information.) When a read is performed at
this address, the Vector Drive Status Nybble is returned from U25 (Main
PCA). (See the heading, “Drive Status Functional Block”, further on in
this section and Table 2-10 for more information.)
Содержание 9100 Series
Страница 6: ... iv ...
Страница 8: ... vi ...
Страница 15: ...2 Theory of Operation 2 3 Figure 2 1 Input Section Functional Block Diagram ...
Страница 16: ...2 Theory of Operation 2 4 Figure 2 2 Output Section Functional Block Diagram ...
Страница 19: ...2 Theory of Operation 2 7 Figure 2 3 Input Section Address Decoding Summary ...
Страница 42: ...2 Theory of Operation 2 30 ...
Страница 50: ...4 List of Replaceable Parts 4 2 ...
Страница 54: ...4 List of Replaceable Parts 4 6 Figure 4 1 9100A 017 Final Assembly ...
Страница 55: ...4 List of Replaceable Parts 4 7 Figure 4 1 9100A 017 Final Assembly cont ...
Страница 57: ...4 List of Replaceable Parts 4 9 Figure 4 2 A1 Main PCA ...
Страница 59: ...4 List of Replaceable Parts 4 11 Figure 4 3 A2 Top PCA ...
Страница 64: ...4 List of Replaceable Parts 4 16 ...
Страница 66: ...5 Schematic Diagrams 5 2 ...
Страница 67: ...5 Schematic Diagrams 5 3 Figure 5 1 A1 Main PCA ...
Страница 68: ...5 Schematic Diagrams 5 4 Figure 5 1 A1 Main PCA cont ...
Страница 69: ...5 Schematic Diagrams 5 5 Figure 5 2 A2 Top PCA ...
Страница 70: ...5 Schematic Diagrams 5 6 Figure 5 2 A2 Top PCA cont ...
Страница 74: ...Index Index 4 ...