1/Introduction and Specifications
1-2
Table 1-1. Vector Output I/O Module Specifications (cont.)
______________________________________________________________________________
WAIT (Handshake) Setup Time (twsu) ......... 42.5 ns maximum (35 ns typical)
from WAIT acknowledgement until
next clock cycle drives vector.
If the setup time is not met,
the next clock drives out the
vector. Minimum WAIT pulse
width is 10 ns.
Single Module Channel to Channel Skew* ..... 6 ns maximum (1 ns typical).
Module to Module Channel Skew* ............. 10 ns maximum (1 ns typical).
TRISTATE-:
Activation (txout) ..................... Output source/sink released 25
ns maximum (20 ns typical)
after TRISTATE- goes low.
Minimum TRISTATE- pulse width
is 10 ns.
Recovery (txsu) ........................ TRISTATE- must go high no later
than 5 ns after the rising edge
of the INT CLK or no later than
10 ns after the programmed edge
of DR CLK for the vector to be
output by that clock, otherwise
that vector is only driven
internally and the output is
held tri-stated, effectively
skipping that vector.
Output Series Termination .................. 33 Ohms
Capture Clock:**
INT CLK ................................ Capture Clock clocks 42.5 ns
±5 ns after the falling edge
of INT CLK.
DR CLK ................................. Capture Clock clocks 55 ns
±10 ns after non-clocking edge
of DR CLK (approximate 50% duty
cycle).
START, STOP, and ENABLE:
START, STOP Pulse Width .................... 10 ns minimum.
INT CLK
START Setup Time .................. 30 ns minimum.
STOP Setup Time ................... 30 ns minimum.
ENABLE Setup Time ................. 25 ns minimum.
ENABLE Hold Time .................. 20 ns minimum.
______________________________________________________________________________
*
Skew measurement assumes equal loading. Differences in capacitance
may affect results.
**
Capture clock may be adjusted in approximate 15 ns steps by using the
setoffset command (see the 9100 Series TL/1 Reference Manual).
______________________________________________________________________________
Содержание 9100 Series
Страница 6: ... iv ...
Страница 8: ... vi ...
Страница 15: ...2 Theory of Operation 2 3 Figure 2 1 Input Section Functional Block Diagram ...
Страница 16: ...2 Theory of Operation 2 4 Figure 2 2 Output Section Functional Block Diagram ...
Страница 19: ...2 Theory of Operation 2 7 Figure 2 3 Input Section Address Decoding Summary ...
Страница 42: ...2 Theory of Operation 2 30 ...
Страница 50: ...4 List of Replaceable Parts 4 2 ...
Страница 54: ...4 List of Replaceable Parts 4 6 Figure 4 1 9100A 017 Final Assembly ...
Страница 55: ...4 List of Replaceable Parts 4 7 Figure 4 1 9100A 017 Final Assembly cont ...
Страница 57: ...4 List of Replaceable Parts 4 9 Figure 4 2 A1 Main PCA ...
Страница 59: ...4 List of Replaceable Parts 4 11 Figure 4 3 A2 Top PCA ...
Страница 64: ...4 List of Replaceable Parts 4 16 ...
Страница 66: ...5 Schematic Diagrams 5 2 ...
Страница 67: ...5 Schematic Diagrams 5 3 Figure 5 1 A1 Main PCA ...
Страница 68: ...5 Schematic Diagrams 5 4 Figure 5 1 A1 Main PCA cont ...
Страница 69: ...5 Schematic Diagrams 5 5 Figure 5 2 A2 Top PCA ...
Страница 70: ...5 Schematic Diagrams 5 6 Figure 5 2 A2 Top PCA cont ...
Страница 74: ...Index Index 4 ...