20
EPSON
S1C63358 TECHNICAL MANUAL
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Memory Map)
Table 4.1.1 (d) I/O memory map (FF52H–FFC1H)
D3
D2
D1
D0
Name
Init
∗
1
1
0
Address
Comment
Register
FF60H
LDUTY1 LDUTY0 VCCHG LPWR
R/W
R
R/W
LDUTY1
LDUTY0
VCCHG
LPWR
0
0
0
0
On
Off
LCD drive duty
switch
General-purpose register (reserved register)
LCD power On/Off
0
1/4
1
1/3
2, 3
1/2
[LDUTY1, 0]
Duty
FF64H
0
ENON
BZFQ
BZON
0
∗
3
ENON
BZFQ
BZON
–
∗
2
0
0
0
On
2 kHz
On
Off
4 kHz
Off
Unused
2 Hz intervai On/Off
Buzzer frequency selection
Buzzer output On/Off
FF61H
0
ALOFF
ALON
STCD
R
R/W
0
∗
3
ALOFF
ALON
STCD
–
∗
2
1
0
0
All Off
All On
Static
Normal
Normal
Dynamic
Unused
LCD all OFF control
LCD all ON control
Common output signal control
R/W
FF72H
SD3
SD2
SD1
SD0
SD3
SD2
SD1
SD0
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
MSB
Serial I/F transmit/receive data (low-order 4 bits)
LSB
R/W
FF73H
SD7
SD6
SD5
SD4
SD7
SD6
SD5
SD4
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
MSB
Serial I/F transmit/receive data (high-order 4 bits)
LSB
W
R/W
R
FF78H
0
0
TMRST TMRUN
0
∗
3
0
∗
3
TMRST
∗
3
TMRUN
–
∗
2
–
∗
2
Reset
0
Reset
Run
Invalid
Stop
Unused
Unused
Clock timer reset (writing)
Clock timer Run/Stop
R
FF79H
TM3
TM2
TM1
TM0
TM3
TM2
TM1
TM0
0
0
0
0
Clock timer data (16 Hz)
Clock timer data (32 Hz)
Clock timer data (64 Hz)
Clock timer data (128 Hz)
R
FF7AH
TM7
TM6
TM5
TM4
TM7
TM6
TM5
TM4
0
0
0
0
Clock timer data (1 Hz)
Clock timer data (2 Hz)
Clock timer data (4 Hz)
Clock timer data (8 Hz)
0
Slave
2
OSC1/2
1
PT
3
OSC1
[SCS1, 0]
Clock
[SCS1, 0]
Clock
FF71H
SDP
SCPS
SCS1
SCS0
R/W
SDP
SCPS
SCS1
SCS0
0
0
0
0
MSB first LSB first
Serial I/F data input/output permutation
Serial I/F clock phase selection
–Negative polarity (mask option)
–Positive polarity (mask option)
Serial I/F
clock mode selection
FF70H
0
ESOUT SCTRG
ESIF
R
R/W
0
∗
3
ESOUT
SCTRG
ESIF
–
∗
2
0
0
0
Enable
Trigger
Run
SIF
Disable
Invalid
Stop
I/O
Unused
SOUT enable/disable control
Serial I/F clock trigger (writing)
Serial I/F clock status (reading)
Serial I/F enable (P1 port function selection)
CHSEL
PTOUT
CKSEL1
CKSEL0
0
0
0
0
Timer1
On
OSC3
OSC3
Timer0
Off
OSC1
OSC1
TOUT output channel selection
TOUT output control
Prescaler 1 source clock selection
Prescaler 0 source clock selection
R/W
FFC1H
CHSEL PTOUT CKSEL1 CKSEL0
MODEL16
EVCNT
FCSEL
PLPOL
0
0
0
0
16 bit
×
1
Event ct.
With NR
8 bit
×
2
Timer
No NR
8 bit
×
2 or 16 bit
×
1 timer mode selection
Timer 0 counter mode selection
Timer 0 function selection (for event counter mode)
Timer 0 pulse polarity selection (for event counter mode)
R
R/W
FFC0H
MODE16 EVCNT FCSEL
PLPOL
FF52H
P43
P42
P41
P40
R/W
P43
P42
P41
P40
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
P43 I/O port data (PAD3=0)
functions as a general-purpose register when A/D is enabled
P42 I/O port data (PAD2=0)
functions as a general-purpose register when A/D is enabled
P41 I/O port data (PAD1=0)
functions as a general-purpose register when A/D is enabled
P40 I/O port data (PAD0=0)
functions as a general-purpose register when A/D is enabled
Содержание S1C63358
Страница 1: ...Technical Manual CMOS 4 BIT SINGLE CHIP MICROCOMPUTER S1C63358 Technical Hardware S1C63358 MF1022 04 ...
Страница 4: ......
Страница 6: ......