9-6
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
WDT2 Counter Compare Match Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
WDT2CMP
15
–
10
–
0x00
–
R
–
9
–
0
CMP[9:0]
0x3ff
H0
R/WP
Bits 15
–
10 Reserved
Bits 9
–
0
CMP[9:0]
These bits set the NMI/reset generation cycle.
The value set in this register is compared with the 10-bit counter value while WDT2 is
running, and an NMI or reset is generated when they are matched.
Содержание S1C31D50
Страница 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Страница 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Страница 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Страница 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...