17-36
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
T16B Ch.
n
Counter Max/Zero DMA Request Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
T16B_
n
MZDMAEN
15
–
0
MZDMAEN[15:0]
0x0000
H0
R/W
–
Bits 15
–
0
MZDMAEN[15:0]
These bits enable T16B to issue a DMA transfer request to the corresponding DMA
controller channel (Ch.0
–
Ch.15) when the counter value reaches the MAX value or 0x0000.
1 (R/W):
Enable DMA transfer request
0 (R/W):
Disable DMA transfer request
Each bit corresponds to a DMA controller channel. The high-order bits for the
unimplemented channels are ineffective.
T16B Ch.
n
Compare/Capture
m
DMA Request Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
T16B_
n
CC
m
DMAEN
15
–
0
CC
m
DMAEN[15:0]
0x0000
H0
R/W
–
Bits 15
–
0
CC
m
DMAEN[15:0]
These bits enable T16B to issue a DMA transfer request to the corresponding DMA
controller channel (Ch.0
–
Ch.15) when the counter value reaches the compare data or is
captured.
1 (R/W):
Enable DMA transfer request
0 (R/W):
Disable DMA transfer request
Each bit corresponds to a DMA controller channel. The high-order bits for the
unimplemented channels are ineffective.
Содержание S1C31D50
Страница 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Страница 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Страница 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Страница 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...