1 OVERVIEW
S1C17F13 TeChniCal Manual
Seiko epson Corporation
1-3
(Rev. 1.0)
Block Diagram
1.2
OSC3B
oscillator
OSC1B
oscillator
OSC1A
oscillator
EXOSC
input circuit
Clock generator
(CLG)
Power-on reset
(POR)
Brownout reset
(BOR)
Power generator
(PWG)
System reset controller
(SRC)
V
DD
V
SS
V
D1
V
OSC
V
PP
C
1N
, C
1P
, C
1H
C
2N
, C
2P
IREF_M
FOUT
OSC1
OSC2
OSC3
OSC4
EXOSC
#RESET
OSC3A
oscillator
CPU core & debugger
(S1C17)
Internal RAM
6K bytes
System clock
Interrupt request
Interrupt signal
DCLK
DSIO
DST2
32-bit RAM bus
Internal RAM
14K bytes
32-bit RAM bus
Instruction bus
16-bit internal bus
SDA0
SCL0
EXSVD
P00–07,
P10–17,
P20–27,
P30–37,
P40–41,
PD0–D2
Interrupt
controller
(ITC)
I/O port
(PPORT)
Watchdog timer
(WDT)
Clock timer
(CT)
Real-time clock
(RTC)
Theoretical
Regulation
(TR)
I
2
C
(I2C)
Temperature
detection circuit
(TEM)
R/F converter
(RFC)
Ch.0–1
Supply voltage
detector
(SVD)
16-bit timer
(T16)
Ch.0–3
EXCL0–1
TOUTA0/CAPA0–1
TOUTB0/CAPB0–1
SDI0, 2
SDO0, 2
SPICLK0, 2
#SPISS0, 2
RFIN0–1
REF0–1
SENA0–1
SENB0–1
RFCLKO0–1
VM1–2
Synchronous
serial interface
(SPI)
Ch.0, 2
SDI1
SDO1
SPICLK1
#SPISS1
REGMON
Synchro-
nous serial
interface
(SPI) Ch.1
PIOA[7:0]
PIOD[7:0]
#PIOCE
#PIORD
#PIOWR
Parallel
interface
(PIO)
16-bit PWM timer
(T16A3)
Ch.0–1
USIN0
USOUT0
UART
(UART)
EPD timing
controller
(EPD Tcon)
Flash memory
128K bytes
2.1 S1C17F13 Block Diagram
Figure 1.