APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
aP-a-14
Seiko epson Corporation
S1C17F13 TeChniCal Manual
(Rev. 1.0)
0x5260–0x526c
16-bit Timer (T16) Ch.2
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5260 T16_2CLK
(T16 Ch.2 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x5262 T16_2MOD
(T16 Ch.2 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x5264 T16_2CTL
(T16 Ch.2 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x5266 T16_2TR
(T16 Ch.2 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x5268 T16_2TC
(T16 Ch.2 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–
0x526a T16_2INTF
(T16 Ch.2 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIF
0
H0
R/W Cleared by writing 1.
0x526c T16_2INTE
(T16 Ch.2 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIE
0
H0
R/W
0x5270–0x527a
SPi (SPi) Ch.1
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5270 SPI1MOD
(SPI Ch.1 Mode
Register)
15–8 –
0x00
–
R
–
7–6 –
0x0
–
R
5
PUEN
0
H0
R/W
4
NOCLKDIV
0
H0
R/W
3
LSBFST
0
H0
R/W
2
CPHA
0
H0
R/W
1
CPOL
0
H0
R/W
0
MST
0
H0
R/W
0x5272 SPI1CTL
(SPI Ch.1 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x5274 SPI1TXD
(SPI Ch.1 Transmit
Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W
0x5276 SPI1RXD
(SPI Ch.1 Receive
Data Register)
15–8 –
0x00
–
R
–
7–0 RXD[7:0]
0x00
H0
R
0x5278 SPI1INTF
(SPI Ch.1 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3
BSY
0
H0
R
2
TENDIF
0
H0/S0
R/W Cleared by writing 1.
1
RBFIF
0
H0/S0
R
Cleared by reading the
SPI1RXD register.
0
TBEIF
1
H0/S0
R
Cleared by writing to the
SPI1TXD register.