APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17F13 TeChniCal Manual
Seiko epson Corporation
aP-a-1
(Rev. 1.0)
Appendix A List of Peripheral Circuit
Control Registers
0x4000–0x4008
Misc Registers (MiSC)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4000 MSCPROT
(MISC System
Protect Register)
15–0 PROT[15:0]
0x0000
H0
R/W –
0x4002 MSCIRAMSZ
(MISC IRAM Size
Register)
15–9 –
0x00
–
R
–
8
(reserved)
0
H0
R/WP Always set to 0.
7
–
0
–
R
–
6–4 (reserved)
0x4
–
R
3
–
0
–
R
2–0 IRAMSZ[2:0]
0x4
H0
R/WP
0x4004 MSCTTBRL
(MISC Vector Table
Address Low Register)
15–8 TTBR[15:8]
0x80
H0
R/WP –
7–0 TTBR[7:0]
0x00
H0
R
0x4006 MSCTTBRH
(MISC Vector Table
Address High Register)
15–8 –
0x00
–
R
–
7–0 TTBR[23:16]
0x00
H0
R/WP
0x4008 MSCPSR
(MISC PSR Register)
15–8 –
0x00
–
R
–
7–5 PSRIL[2:0]
0x0
H0
R
4
PSRIE
0
H0
R
3
PSRC
0
H0
R
2
PSRV
0
H0
R
1
PSRZ
0
H0
R
0
PSRN
0
H0
R
0x4020
Power Generator (PWG)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4020 PWGVD1CTL
(PWG V
D1
Regulator
Control Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1–0 REGMODE[1:0]
0x0
H0
R/WP
0x4040–0x404e
Clock Generator (ClG)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4040 CLGSCLK
(CLG System Clock
Control Register)
15 WUPMD
0
H0
R/WP –
14 –
0
–
R
13–12 WUPDIV[1:0]
0x0
H0
R/WP
11–10 –
0x0
–
R
9–8 WUPSRC[1:0]
0x0
H0
R/WP
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/WP
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/WP
0x4042 CLGOSC
(CLG Oscillation
Control Register)
15–12 –
0x0
–
R
–
11 EXOSCSLPC
1
H0
R/W
10 OSC3ASLPC
1
H0
R/W
9
OSC1SLPC
1
H0
R/W
8
OSC3BSLPC
1
H0
R/W
7–4 –
0x0
–
R
3
EXOSCEN
0
H0
R/W
2
OSC3AEN
0
H0
R/W
1
OSC1EN
0
H0
R/W
0
OSC3BEN
1
H0
R/W