130
EPSON
E0C88832/88862 TECHNICAL MANUAL
7 ELECTRICAL CHARACTERISTICS
•
Asynchronous system (All operating mode)
SCLK OUT
SOUT
SIN
V
OH
V
OH
V
OL
t
sms
t
smh
t
smd
V
IH1
V
IL1
V
OL
SCLK IN
SOUT
SIN
V
IH1
V
OH
V
OL
t
sss
t
ssh
t
ssd
V
IH1
V
IL1
V
IL1
t
sa
1
t
t
sa
2
SIN
Start bit
Sampling
clock
Erroneous
start bit
detection signal
Stop bit
Min.
Typ.
Max.
t
sa
1
t
sa
2
S
S
1
2
Note) 1
2
Start bit detection error time is a logical delay time from inputting the start bit until internal sampling begins operating.
(Time as far as AC is excluded.)
Erroneous start bit detection range time is a logical range to detect whether a LOW level (start bit) has been input again
after a start bit has been detected and the internal sampling clock has started.
When a HIGH level is detected, the start bit detection circuit is reset and goes into a wait status until the next start bit.
(Time as far as AC is excluded.)
0
9
t
/16
t
/16
10
t
/16
Item
Symbol
Unit
Start bit detection error time
Erroneous start bit detection range time
Note
Condition: V
DD
= 1.8 to 5.5 V, V
SS
= 0 V, Ta = -40 to 85
°
C
Содержание 0C88832
Страница 6: ......