
Embedian, Inc.
31
SMARC-iMX8M Computer on Module User’s Manual v.1.0
Below list
LCD
control signals that mapping to
CPU
iomux and
SMARC
edge connector.
NXP i.MX8M CPU
SMARC‐iMX8M Edge
Golden Finger
Net Names
Note
Ball
Mode
Pin Name
Pin#
Pin Name
L1
ALT5
SAI1_RXFS__
GPIO4_IO0
S127
LCD0_BKLT_EN
LCD_
BKLT_EN
High enables
panel backlight
K1
ALT5
SAI1_RXC__
GOIO4_IO1
S133
LCD0_VDD_EN
LCD_
VDD_EN
High enables
panel VDD
E6
ALT1
SPDIF_EXT_CLK__
PWM1_OUT
S141
LCD0_BKLT_PWM
LCD0_
BKLT_
PWM
Display backlight
PWM control
G7
ALT0
I2C2_SCL__
I2C2_SCL
S139
I2C_LCD_CK
I2C_
LCD_CK
I2C data – to
read LCD display
EDID EEPROMs
F7
ALT0
I2C2_SDA__
I2C2_SDA
S140
I2C_LCK_DAT
I2C_
LCD_DA
T
I2C data – to
read LCD display
EDID EEPROMs
2.1.7. HDMI Interface
High‐Definition Multimedia Interface
(HDMI)
is a licensable compact
audio/video connector interface for transmitting uncompressed digital
streams.
HDMI
encodes the video data into
TMDS
for digital transmission
and is backward‐compatible with the single‐link Digital Visual Interface (
DVI
)
carrying digital video.
i.MX8M HDMI
Video quality can reach full 4K UltraHD
resolution and HDR (Dolby Vision, HDR10, and HLG).
A 27 MHz
HCSL
oscillator is used as the reference clock for
HDMI PHY.
The
SMARC‐iMX8M
provides
HDMI
connection directly from the
NXP® i.MX8M
processor. Video data is provided through three differential
TMDS
data pairs
(
HDMI_D0±
to
HDMI_D2±
) and one differential clock pair (
HDMI_CLK±
). In
addition, the
SMARC‐iMX8M
includes one standard
I2C
interface
(
HDMI_CTRL_SDA
and
HDMI_CTRL_SCL
) for configuring and testing the
HDMI 3D Tx PHY
and a pin (
HDMI_HPD
) for
HDMI
hot plug detection
Содержание SMARC-iMX8M Series
Страница 2: ...Embedian Inc 2 SMARC iMX8M Computer on Module User s Manual v 1 0...
Страница 100: ...Embedian Inc 100 SMARC iMX8M Computer on Module User s Manual v 1 0 Figure 16 SMARC iMX8M Module Mechanical Outline...
Страница 167: ...Embedian Inc 167 SMARC iMX8M Computer on Module User s Manual v 1 0 Figure 30 Shutdown Sequence...