![Dynamic Engineering PMC-PARALLEL-TTL Скачать руководство пользователя страница 20](http://html.mh-extra.com/html/dynamic-engineering/pmc-parallel-ttl/pmc-parallel-ttl_user-manual_2548185020.webp)
Embedded Solutions
Page 20
pmcparttl_RisLreg
$2C Rising Lower Control Register Port read/write
DATA BIT
DESCRIPTION
31-0
Rising 31-0
Figure 14
PMC-PARALLEL-TTL Rising Lower Bit Map
pmcparttl_RisUreg
$30 Rising Upper Control Register Port read/write
DATA BIT
DESCRIPTION
31-0
Rising 63-32
Figure 15
PMC-PARALLEL-TTL Rising Upper Bit Map
The Rising control register bits correspond to the input data bits. All IO can be set-up for
COS activity even if defined as an output. In most cases the output bits will be set to ‘0’
for the Rising register. When set ‘1’ and the corresponding input bit transitions from low
to high the COS register of rising activity will be have the corresponding bit set. If the
separate interrupt enable bit is also set then an interrupt can be generated. The Rising
register is a control register. The COS data is read back separately.