![Dynamic Engineering PMC-PARALLEL-TTL Скачать руководство пользователя страница 15](http://html.mh-extra.com/html/dynamic-engineering/pmc-parallel-ttl/pmc-parallel-ttl_user-manual_2548185015.webp)
Embedded Solutions
Page 15
pmcparttl_STATUS
[$08 Board level Status Port read only]
DATA BIT
DESCRIPTION
31
Interrupt Status
30-6
spare
5
INTR Falling
4
INTR Rising
3
PLL_SDAT
2-1
spare
0
local interrupt
Figure 6
PMC-PARALLEL-TTL Status Port Bit Map
Local Interrupt for the base design this bit is the same as the Intforce bit – unmasked.
PLL SDAT - The PLL serial data read-back is through this bit. Reserved for future use.
INTR Rising - This is the logical OR of the COS outputs for the Rising Edge condition.
The RISING register will select which bits are enabled. If any of the enabled bits are
active this bit is set. The status is captured before the master interrupt enable. If the
master interrupt enable is set an interrupt will be generated if this condition is true.
INTR Falling - This is the logical OR of the COS outputs for the Falling Edge condition.
The Falling register will select which bits can be active [enabled]. If any of the enabled
bits capture a falling edge this bit will be set. The status is captured before the master
interrupt enable. If the master interrupt enable is set an interrupt will be generated if this
condition is true.
Interrupt Status – in the base design the Interrupt status is the masked version of Force
Interrupt. If Master Interrupt Enable is set and Force interrupt is set then this bit is true
and an interrupt is requested.