DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
9 of 124
2. BLOCK DIAGRAM
Figure 2-1. DS21354/554 Block Diagram
Re
ce
iv
e S
ide
Fra
m
er
Tra
ns
m
it Sid
e
F
orm
at
ter
El
astic
St
o
re
TS
YN
C
TC
L
K
TC
HC
L
K
TS
ER
TCH
B
LK
R
CHC
L
K
R
CHB
L
K
R
M
SYNC
TS
SYN
C
TS
YSC
LK
R
SER
R
SYS
CLK
R
SYNC
RF
S
Y
NC
TL
IN
K
TL
C
LK
Ti
m
in
g
Co
nt
ro
l
El
as
tic
St
o
re
S
ync
C
o
nt
ro
l
Ti
m
ing
Co
nt
ro
l
RLO
S
/L
OT
C
Si
gn
al
in
g
Bu
ffe
r
Ha
rdwa
re
Si
gn
al
in
g
In
se
rt
io
n
TS
IG
RSIG
F
RC
L
Local Loopback
TRI
N
G
TT
IP
Jitter Attenuator
Either transmit or receive path
Receive
Line I/F
Clock / Data
Recovery
RR
IN
G
RT
IP
Remote Loopback
VC
O
/
PL
L
MCLK
8XCLK
8M
CL
K
8.
19
2M
Hz
Clo
ck
Sy
nt
he
si
ze
r
32
.7
68
M
H
z
16.384 MHz
XTALD
RC
L
K
RPOSO
RNEGO
RNEGI
RPOSI
TPOSI
TNEGI
TNEGO
TPOSO
TE
SO
TDA
T
A
RCLKO
RCLKI
RD
ATA
TCLKI
TCLKO
LI
U
C
LIUC
Pa
ra
lle
l &
Test
C
o
nt
ro
l P
o
rt
(ro
ut
e
d
to
a
ll b
loc
ks
)
D0 to D7 /
AD0 to AD7
BTS
INT*
WR*(R/W*)
RD*(DS*)
CS*
TEST
ALE(AS) / A7
A0 to A6
MUX
8
7
In
te
rl
ea
ve
Bu
s
CI
RS
Y
S
CLK
In
terl
ea
ve
Bu
s
MUX
MU
X
Transmit
Line I/F
DA
T
A
CL
OCK
SY
N
C
Framer Loopback
HD
L
C
/BO
C
Co
ntro
lle
r
Sa
/
D
S
0
LOT
C
MU
X
HD
L
C
/BO
C
Co
ntro
lle
r
Sa
/
D
S
0
SYN
C
CL
OCK
DA
T
A
CO
JT
AG
PO
RT
JRST*
JTMS
JTCLK
JTDI
JTDO
RLI
N
K
RLC
LK
RS
IG
Sa
DS21354/
DS21554