![Dallas Semiconductor MAXIM DS21354 Скачать руководство пользователя страница 33](http://html1.mh-extra.com/html/dallas-semiconductor/maxim-ds21354/maxim-ds21354_manual_3307537033.webp)
DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
33 of 124
RCR2: RECEIVE CONTROL REGISTER 2 (Address = 11 Hex)
(MSB)
(LSB)
Sa8S Sa7S Sa6S Sa5S Sa4S RBCS RESE —
SYMBOL
POSITION
NAME AND DESCRIPTION
Sa8S RCR2.7
Sa8 Bit Select.
Set to one to have RLCLK pulse at the Sa8 bit position;
set to zero to force RLCLK low during Sa8 bit position. See Section
for timing details.
Sa7S RCR2.6
Sa7 Bit Select.
Set to one to have RLCLK pulse at the Sa7 bit position;
set to zero to force RLCLK low during Sa7 bit position. See Section
for timing details.
Sa6S RCR2.5
Sa6 Bit Select.
Set to one to have RLCLK pulse at the Sa6 bit position;
set to zero to force RLCLK low during Sa6 bit position. See Section
for timing details.
Sa5S RCR2.4
Sa5 Bit Select.
Set to one to have RLCLK pulse at the Sa5 bit position;
set to zero to force RLCLK low during Sa5 bit position. See Section
for timing details.
Sa4S RCR2.3
Sa4 Bit Select.
Set to one to have RLCLK pulse at the Sa4 bit position;
set to zero to force RLCLK low during Sa4 bit position. See Section
for timing details.
RBCS RCR2.2
Receive-Side Backplane Clock Select.
0 = if RSYSCLK is 1.544 MHz
1 = if RSYSCLK is 2.048/4.096/8.192 MHz
RESE RCR2.1
Receive-Side Elastic Store Enable.
0 = elastic store is bypassed
1 = elastic store is enabled
— RCR2.0
Not Assigned.
Should be set to zero when written.