DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
107 of 124
Figure 18-12. Transmit-Side Interleave Bus Operation, Frame Mode
FR1 CH1-32
FR0 CH1-32
FR1 CH1-32
FR2 CH1-32 FR3 CH1-32 FR0 CH1-32 FR1 CH1-32 FR2 CH1-32 FR3 CH1-32 FR0 CH1-32 FR1 CH1-32 FR2 CH1-32 FR3 CH1-32
FR0 CH1-32
FR1 CH1-32
TSER
LSB
SYSCLK
TSYNC
FRAMER 3, CHANNEL 32
MSB
LSB
FRAMER 0, CHANNEL 1
TSIG
FRAMER 3, CHANNEL 32
FRAMER 0, CHANNEL 1
MSB
LSB
FRAMER 0, CHANNEL 2
FRAMER 0, CHANNEL 2
3
TSER
TSYNC
TSIG
TSER
TSIG
1
1
2
2
BIT DETAIL
A
B
C/A D/B
A
B
C/A D/B
A
B
C/A D/B
FR1 CH1-32
FR0 CH1-32
FR1 CH1-32
FR0 CH1-32
FR1 CH1-32
FR2 CH1-32 FR3 CH1-32 FR0 CH1-32 FR1 CH1-32 FR2 CH1-32 FR3 CH1-32 FR0 CH1-32 FR1 CH1-32 FR2 CH1-32 FR3 CH1-32
NOTE 1:
4.096MHz BUS CONFIGURATION.
NOTE 2:
8.192MHz BUS CONFIGURATION.
NOTE 3:
TSYNC IS IN THE INPUT MODE (TCR1.0 = 0).