402-00005-00
Registers
3–44
Rev 02; February 8, 2002
3.4.7 Input Control 2 (INCON2) R/W
0
7
BADR2 + 0x1C
VSCLK
VIDEO
LPFSEL
TIMEMD2
TIMEMD1
TIMEMD0
DACCS
PLLCS
8
15
FLDPOL
FENPOL
LENPOL
VCLKPOL
OVRSM
PCP_INCON2_32
16
23
MISCOUT0
VSCANTST
SMODE
24
31
Reserved
Reserved
Reserved
Reserved
MISCIN0
MISCOUT2
MISCOUT1
ILUT
INSEL
SEL
VSYNCEN
FLDSHFT
FLDSEL
ILUT
ILUT
ILUT
MISCIN2
MISCIN1
SADR0
SADR1
SADR2
SADR3
The INCON2 register selects the timing mode, input signal conditioning, and controls the output timing signals.
Bit
Mnemonic
Function
0
PLLCS
PLL Chip Select
1
DACCS
DAC Chip Select
2–4
TIMEMD
Timing Mode Select
5
LPFSEL
Low-Pass Filter Select
6
VIDEOINSEL
Video Input Select
7
VSCLKSEL
VSCAN Clock Select
8
OVRSM
Oversample Input Mode Select
9
VCLKPOL
Variable Scan Clock Input Polarity
10
LENPOL
Line Enable Input Polarity Select
11
FENPOL
Frame Enable Input Polarity Select
12
FLDPOL
Field Input Polarity Select
13
FLDSEL
Field Source Select
14
FLDSHFT
Field Shift Mode
15
VSYNCEN
Vertical Sync Output Enable
16
SMODE
Input Scan Mode Select
17
VSCANTST
VSCAN Test Mode
18–20
MISCOUT
Miscellaneous Outputs
21–23
MISCIN
Miscellaneous Inputs
21–23
ILUTSADR
Input LUT Static Address
24–31
Reserved
“Don’t care”
3.4.7.1 PLL Chip Select (PLLCS) R/W
This bit enables programming the PLL registers. Refer to “PLL Programming” in Chapter 4 for details.
PLLCS
Function
0
PLL in program mode
1
PLL in normal operation mode
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com