RC56D, RC336D, and RC144D Modem Device Sets Designer’s Guide
1154
Conexant
4-3
4.2 REGISTER SIGNAL DEFINITIONS
4.2.1 IER - Interrupt Enable Register (Addr = 1, DLAB = 0)
The IER enables five types of interrupts that can separately assert the HINT output signal (Table 4-2). A selected interrupt
can be enabled by setting the corresponding enable bit to a 1, or disabled by setting the corresponding enable bit to a 0.
Disabling an interrupt in the IER prohibits setting the corresponding indication in the IIR and assertion of HINT. Disabling all
interrupts (resetting IER0 - IER3 to a 0) inhibits setting of any Interrupt Identifier Register (IIR) bits and inhibits assertion of the
HINT output. All other system functions operate normally, including the setting of the Line Status Register (LSR) and the
Modem Status Register (MSR).
Bits 7-4
Not used.
Always 0.
Bit 3
Enable Modem Status Interrupt (EDSSI).
This bit, when a 1, enables assertion of the HINT output whenever the Delta CTS (MSR0), Delta DSR
(MSR1), Delta TER (MSR2), or Delta DCD (MSR3) bit in the Modem Status Register (MSR) is a 1. This bit,
when a 0, disables assertion of HINT due to setting of any of these four MSR bits.
Bit 2
Enable Receiver Line Status Interrupt (ELSI).
This bit, when a 1, enables assertion of the HINT output whenever the Overrun Error (LSR1), Parity Error
(LSR2), Framing Error (LSR3), or Break Interrupt (LSR4) receiver status bit in the Line Status Register (LSR)
changes state. This bit, when a 0, disables assertion of HINT due to change of the receiver LSR bits 1-4.
Bit 1
Enable Transmitter Holding Register Empty Interrupt (ETBEI).
This bit, when a 1, enables assertion of the HINT output when the Transmitter Empty bit in the Line Status
Register (LSR5) is a 1. This bit, when a 0, disables assertion of HINT due to LSR5.
Bit 0
Enable Receiver Data Available Interrupt (ERBFI) and Character Timeout in FIFO Mode.
This bit, when a 1, enables assertion of the HINT output when the Receiver Data Ready bit in the Line Status
Register (LSR0) is a1 or character timeout occurs in the FIFO mode. This bit, when a 0, disables assertion of
HINT due to the LSR0 or character timeout.
Содержание RC144D
Страница 1: ...Doc No 1154 Rev 3 January 22 1999 5 5 DQG 5 0RGHP HYLFH 6HWV IRU HVNWRS SSOLFDWLRQV HVLJQHU V XLGH ...
Страница 22: ...RC56D RC336D and RC144D Modem Device Sets Designer s Guide 1 14 Conexant 1154 This page is intentionally blank ...
Страница 58: ...RC56D RC336D and RC144D Modem Device Sets Designer s Guide 3 28 Conexant 1154 This page is intentionally blank ...
Страница 84: ...RC56D RC336D and RC144D Modem Device Sets Designer s Guide 5 16 Conexant 1154 This page is intentionally blank ...
Страница 87: ...INSIDE BACK COVER NOTES ...