
© Cobham Gaisler AB
Kungsgatan 12 | SE-411 19 Goteborg | Sweden
+46 31 7758650 | www.caes.com/gaisler
43
GR-CPCIS-XCKU
Document Data Sheet & User Manual
Feb 2022, Version 1.2
Pin
Name
Comment
1
DIN0+
Data In +ve
6
DIN0-
Data In -ve
2
SIN0+
Strobe In +ve
7
SIN0-
Strobe In -ve
3
SHIELD
Inner Shield
8
SOUT0+
Strobe Out +ve
4
SOUT0-
Strobe Out -ve
9
DOUT0+
Data Out +ve
5
DOUT0-
Data Out -ve
Table 25
J7 SPW-1 interface connections (to FPGA)
Pin
Name
Comment
1
DIN0+
Data In +ve
6
DIN0-
Data In -ve
2
SIN1+
Strobe In +ve
7
SIN1-
Strobe In -ve
3
SHIELD
Inner Shield
8
SOUT1+
Strobe Out +ve
4
SOUT1-
Strobe Out -ve
9
DOUT1+
Data Out +ve
5
DOUT1-
Data Out -ve
Table 26
J9 SOCPIO interface to FPGA (3V3 logic)
FUNCTION
CONNECTOR PIN
FUNCTION
SOCPIO0
1
■ □
2
SOCPIO1
SOCPIO2
3
□ □
4
SOCPIO3
SOCPIO4
5
□ □
6
SOCPIO5
SOCPIO6
7
□ □
8
SOCPIO7
SOCPIO8
9
□ □
10
SOCPIO9
SOCPIO10
11
□ □
12
SOCPIO11
SOCPIO12
13
□ □
14
SOCPIO13
SOCPIO14
15
□ □
16
SOCPIO15
VCC_3V3
17
□ □
18
VCC_3V3
DGND
19
□ □
20
DGND