
© Cobham Gaisler AB
Kungsgatan 12 | SE-411 19 Goteborg | Sweden
+46 31 7758650 | www.caes.com/gaisler
29
GR-CPCIS-XCKU
Document Data Sheet & User Manual
Feb 2022, Version 1.2
Interface
Signal
FPGA Bank
FPGA Signal
FPGA pin
SPFI[8..1]
SPW[8..2]
I2CBP
I2C_SDA2
Bank65
IO_L16N
AK15
I2C_SCL2
Bank65
IO_L16P
AJ15
CAN1
TX1
Bank65
IO_L13N
AM12
RX1
Bank65
IO_L11N
AN12
CAN2
TX2
Bank65
IO_L18P
AK13
RX2
Bank65
IO_L14N
Al13
SGPIO
SDI
Bank65
IO_L24N
AD13
SDO
Bank65
IO_L15N
AJ14
SCL
Bank65
IO_L15P
AH14
SL
Bank65
IO_T3U
AE15
GA
GA3
Bank65
IO_L19N
AH12
GA2
Bank65
IO_L19P
AG12
GA1
Bank65
IO_L18N
AK12
GA0
Bank65
IO_L17P
AH13
System
SYSEN#
Bank65
IO_L17N
AJ13
WAKE#
Bank65
IO_L20P
AF15
RSTBP_OUT_N
Bank65
IO_L24P
AD14
Table 12
Backplane Interface to GR716 pin mapping
Interface
Signal
GR716 Signal
GR716 pin
CAN3
TX3
GPIO58
73
RX3
GPIO59
74
CAN4
TX4
GPIO62
80
RX4
GPIO61
79