Version 1.0
Page 31
N/A
ETH_MD3_P
63
64
ETH_MD4_N
N/A
N/A
ETH_MD3_N
65
66
GND
N/A
G14, E13, D15
VCCO_PSIO_501
67
68
CC_INT_N
N/A
H13
MIO_26
69
70
MIO_27
G13
H14
MIO_28
71
72
MIO_29
B13
A13
MIO_30
73
74
MIO_31
C13
N/A
MGTRAVCC_Sense
75
76
MGTRAVTT_Sense
N/A
D13
MIO_32
77
78
MIO_33
F13
E14
MIO_34
79
80
MIO_35
F14
D14
MIO_36
81
82
MIO_37
H15
N/A
VCCO_HP_66_Sense
83
84
VCCO_HD_26_Sense
N/A
C14
MIO_38
85
86
MIO_39
A14
G15
MIO_40
87
88
MIO_41
A15
F15
MIO_42
89
90
MIO_43
B15
N/A
VCCO_HP_65_Sense
91
92
VCCO_HP_64_Sense
N/A
E15
MIO_44
93
94
MIO_45
H16
C15
MIO_46
95
96
MIO_47
B16
C16
MIO_48
97
98
MIO_49
G16
E16
MIO_50
99 100
MIO_51
D16
Table 28
– JX Connector Signal Decoder
Signal Name
ZU3EG
Bank
Voltage Domain
I/O Usage
JX1_HP_DP_[00:23]_P/N
64
VCCO_HP_64
Single-Ended or Differential I/O
JX1_HP_DP_[24:41]_P/N
65
VCCO_HP_65
Single-Ended or Differential I/O
JX1_HP_SE_[00:03]
64
VCCO_HP_64
Single-Ended
JX1_HP_SE_[04:05]
65
VCCO_HP_65
Single-Ended
JX2_HP_DP_[00:23]_P/N
66
VCCO_HP_66
Single-Ended or Differential I/O
JX2_HP_DP_[24:29]_P/N
65
VCCO_HP_65
Single-Ended or Differential I/O
JX2_HD_SE_[00:11]_P/N
26
VCCO_HD_26
Single-Ended or Differential Input
JX2_HP_SE_[00:03]
66
VCCO_HP_66
Single-Ended
JX2_HP_SE_[04:05]
65
VCCO_HP_65
Single-Ended
GTR_TX[0:3]_P/N
505
MGTRAVCC /
MGTRAVTT
Differential I/O
GTR_RX[0:3]_P/N
505
MGTRAVCC /
MGTRAVTT
Differential I/O
GTR_REFCLK[0:3]_P/N
505
MGTRAVCC /
MGTRAVTT
Differential I/O
MIO_[26:51]
501
VCCO_PSIO_501
Single-Ended
The following descriptions are provided to aid in determining the type of signal in the JX connector
master table: