System Control
ARM DDI 0363G
Copyright © 2006-2011 ARM Limited. All rights reserved.
4-66
ID073015
Non-Confidential
4.3.29
Validation Registers
The processor implements a set of validation registers. This section describes:
•
c15, nVAL IRQ Enable Set Register
•
c15, nVAL FIQ Enable Set Register
•
c15, nVAL Reset Enable Set Register
•
c15, VAL Debug Request Enable Set Register
•
c15, nVAL IRQ Enable Clear Register
•
c15, nVAL FIQ Enable Clear Register
•
c15, nVAL Reset Enable Clear Register
•
c15, VAL Debug Request Enable Clear Register
•
c15, Cache Size Override Register
.
c15, nVAL IRQ Enable Set Register
The nVAL IRQ Enable Set Register characteristics are:
Purpose
Enables any of the PMXEVCNTR Registers,
PMXEVCNTR0-PMXEVCNTR2, and PMCCNTR, to generate an
interrupt request on overflow. If enabled, the interrupt request is signaled
by
nVALIRQ
being asserted LOW.
Usage constraints
The nVAL IRQ Enable Set Register is:
•
A read/write register.
•
Always accessible in Privileged mode. The PMUSERENR Register
determines access in User mode, see
.
Configurations
Available in all processor configurations.
Attributes
.
shows the nVAL IRQ Enable Set Register bit assignments.
Figure 4-43 nVAL IRQ Enable Set Register bit assignments
shows the nVAL IRQ Enable Set Register bit assignments.
C
31
3 2 1 0
Reserved
P2
P1
P0
Performance monitor counter
overflow IRQ request enables
Cycle count overflow IRQ request enable
Table 4-44 nVAL IRQ Enable Set Register bit assignments
Bits Name Function
[31]
C
PMCCNTR overflow IRQ request
[30: 3]
-
UNP or SBZP