E Control/Status Registers
E – 14
Non-Memory-Mapped Registers
Register Bank Select
0=primary, 1=secondary
Bit-Reverse Addressing Enable (DAG1)
ALU Overflow Latch Mode Enable
AR Saturation Mode Enable
MAC Result Placement
0=fractional, 1=integer
Timer Enable
Go Mode Enable
0
1
2
3
4
5
6
0
0
0
0
0
0
0
4
3
2
1
0
Interrupt Nesting
1=edge
0=level
1=enable
0=disable
IRQ0 Sensitivity
IRQ1 Sensitivity
IRQ2 Sensitivity
MSTAT
ICNTL
ASTAT
PC Stack Empty
PC Stack Overflow
Count Stack Empty
Count Stack Overflow
Status Stack Empty
Status Stack Overflow
Loop Stack Empty
Loop Stack Overflow
0
1
2
3
4
5
6
7
1
0
1
0
1
0
1
0
ALU Result Zero
ALU Result Negative
ALU Overflow
ALU Carry
ALU X Input Sign
ALU Quotient
MAC Overflow
Shifter Input Sign
0
1
2
3
4
5
6
7
0
0
0
0
0
0
0
0
SS
MV AQ AS
AC AV AN AZ
SSTAT
(read-only)