[AK4675]
MS0963-E-00
2008/05
- 39 -
LRCK
BICK
SDTO
50%DVDD
tBSD
tSDS
SDTI
VIL1
tSDH
VIH1
tLRB
tLRCKH
MSB
MSB
VIL1
VIH1
VIL1
VIH1
BICK
VIL1
VIH1
(BCKP = "1")
(BCKP = "0")
Figure 12. Audio Interface Timing (PLL Slave mode, DSP mode, MSBS = “1”)
1/fCLK
MCKI
tCLKH
tCLKL
VIH1
VIL1
1/fs
LRCK
VIH1
VIL1
tBCK
BICK
tBCKH
tBCKL
VIH1
VIL1
tLRCKH
tLRCKL
Duty = tLRCKH x fs x 100
tLRCKL x fs x 100
Figure 13. Clock Timing (EXT Slave mode)