![AKM AsahiKASEI AK4675 Скачать руководство пользователя страница 137](http://html1.mh-extra.com/html/akm/asahikasei-ak4675/asahikasei-ak4675_manual_2886255137.webp)
[AK4675]
MS0963-E-00
2008/05
- 137 -
The AK4675 can perform more than one byte write operation per sequence. After receipt of the third byte the AK4675
generates an acknowledge and awaits the next data. The master can transmit more than one byte instead of terminating the
write cycle after the first data byte is transferred. After receiving each data packet the internal 6-bit address counter is
incremented by one, and the next data is automatically taken into the next address. In case of CODEC & SRC blocks, if
the address exceeds 5AH prior to generating stop condition, the address counter will “roll over” to 00H and the previous
data will be overwritten. In case of HP/SPK-Amp blocks, if the address exceeds 12H prior to generating stop condition,
the address counter will “roll over” to 00H and the previous data will be overwritten.
The data on the SDA line must remain stable during the HIGH period of the clock. The HIGH or LOW state of the data
line can only change when the clock signal on the SCL line is LOW (
) except for the START and STOP
conditions.
SDA
Slave
Address
S
S
T
A
R
T
R/W="0"
A
C
K
Sub
Address(n)
A
C
K
Data(n)
A
C
K
Data(n+1)
A
C
K
A
C
K
Data(n+x)
A
C
K
P
S
T
O
P
Figure 104. Data Transfer Sequence at the I
2
C-Bus Mode
CODEC
0 0 1 0 0 1 0
R/W
AMP
0 0 1 0 0 1 1
R/W
Figure 105. The First Byte
0 A6 A5 A4 A3 A2 A1 A0
Figure 106. The Second Byte
D7 D6 D5 D4 D3 D2 D1 D0
Figure 107. Byte Structure after The Second Byte