MC96FM204/FM214
April 7, 2016 Ver. 1.8
71
10.8 Interrupt Enable Accept Timing
Figure 10.7 Interrupt Response Timing Diagram
10.9 Interrupt Service Routine Address
Figure 10.8 Correspondence between Vector Table Address and the Entry Address of ISP
10.10 Saving/Restore General-Purpose Registers
Figure 10.9 Saving/Restore Process Diagram and Sample Source
Main Task
Saving
Register
Restoring
Register
Interrupt
Service Task
INTxx : PUSH PSW
PUSH DPL
PUSH DPH
PUSH B
PUSH ACC
∙
∙
Interrupt_Processing:
∙
∙
POP ACC
POP B
POP DPH
POP DPL
POP PSW
RETI
02H
25H
00B3H
00B4H
Basic Interval Timer
Vector Table Address
0EH
2EH
0125H
0126H
Basic Interval Timer
Service Routine Address
01H
00B5H
Interrupt
Latched
Interrupt
goes
Active
System
Clock
Max. 4 Machine Cycle
4 Machine Cycle
Interrupt Processing
: LCALL & LJMP
Interrupt Routine
Содержание MC96FM204
Страница 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Страница 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Страница 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Страница 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...