MC96F6432
232
June 22, 2018 Ver. 2.9
11.13 USI1 (UART + SPI + I2C)
11.13.1 Overview
The USI1 consists of USI1 control register1/2/3/4, USI1 status register 1/2, USI1 baud-rate generation register,
USI1 data register, USI1 SDA hold time register, USI1 SCL high period register, USI1 SCL low period register,
and USI1 slave address register (USI1CR1, USI1CR2, USI1CR3, USI1CR4, USI1ST1, USI1ST2, USI1BD,
USI1DR, USI1SDHR, USI1SCHR, USI1SCLR, USI1SAR).
The operation mode is selected by the operation mode of USI1 selection bits (USI1MS[1:0]).
It has four operating modes:
- Asynchronous mode (UART)
- Synchronous mode
- SPI mode
- I2C mode
Содержание MC96F6332D
Страница 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Страница 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Страница 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Страница 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Страница 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...