MC96F6432
94
June 22, 2018 Ver. 2.9
10.2 External Interrupt
The external interrupt on INT0, INT1, INT5, INT6 and INT11 pins receive various interrupt request depending
on the external interrupt polarity 0 high/low register (EIPOL0H/L) and external interrupt polarity 1 register
(EIPOL1) as shown in Figure 10.1. Also each external interrupt source has enable/disable bits.
The External
interrupt flag 0 register (EIFLAG0) and external interrupt flag 1 register 1 (EIFLAG1) provides the status of
external interrupts.
EINT1 Pin
EINT3 Pin
EINT5 Pin
EINT7 Pin
EINT0 Pin
FLAG0
FLAG1
EINT2 Pin
FLAG2
FLAG3
EINT4 Pin
FLAG4
FLAG5
EINT6 Pin
FLAG6
FLAG7
EINT11 Pin
FLAG11
EINT12 Pin
FLAG12
EIPOL1
2
2
EIPOL0H, EIPOL0L
2
2
2
2
2
2
INT1 Interrupt
INT11 Interrupt
INT5 Interrupt
EINT10 Pin
FLAG10
2
INT0 Interrupt
EINT8 Pin
FLAG8
2
INT6 Interrupt
Figure 10.1 External Interrupt Description
Содержание MC96F6332D
Страница 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Страница 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Страница 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Страница 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Страница 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...