WM8581
Product Preview
w
PP Rev 1.0 March 2006
60
REGISTER
ADDRESS
BIT LABEL CHANNEL
STATUS
BIT
DEFAULT DESCRIPTION
R45
SPDRXCHAN 2
2Dh
(read-only)
7:0 CATCODE
[7:0]
15:8
-
Category Code. Refer to S/PDIF
specification IEC60958-3 for details.
00h indicates “general” mode.
Table 55 S/PDIF Receiver Channel Status Register 2
REGISTER
ADDRESS
BIT LABEL CHANNEL
STATUS
BIT
DEFAULT DESCRIPTION
3:0 SRCNUM
[3:0]
19:16
-
Indicates number of S/PDIF source. Refer to
S/PDIF specification IEC60958-3 for details.
R46
SPDRXCHAN 3
2Eh
(read-only)
7:4
CHNUM1[3:0]
23:20
-
Channel number for channel 1.
0000 = Take no account of channel number
(channel 1 defaults to left DAC)
0001 = channel 1 to left channel
0010 = channel 1 to right channel
Table 56 S/PDIF Receiver Channel Status Register 3
REGISTER
ADDRESS
BIT LABEL CHANNEL
STATUS
BIT
DEFAULT DESCRIPTION
3:0
FREQ[3:0]
27:24
-
Sampling Frequency. Refer to S/PDIF
specification IEC60958-3 for details.
0001 = Sampling Frequency not indicated.
R47
SPDRXCHAN 4
2Fh
(read-only)
5:4
CLKACU[1:0]
29:28
-
Clock Accuracy of received clock.
00 = Level II
01 = Level I
10 = Level III
11 = Interface frame rate not matched to
sampling frequency.
Table 57 S/PDIF Receiver Channel Status Register 4