Product Preview
WM8581
w
PP Rev 1.0 March 2006
15
CONTROL INTERFACE TIMING – 3-WIRE MODE
Figure 4
SPI Compatible Control Interface Input Timing
Test Conditions
AVDD, PVDD = 5V,DVDD = 3.3V, AGND, PGND,DGND = 0V, T
A
= +25
o
C, fs = 48kHz, MCLK and ADCMCLK = 256fs unless
otherwise stated
PARAMETER SYMBOL
MIN
TYP
MAX
UNIT
SCLK rising edge to CSB rising edge
t
SCS
60
ns
SCLK pulse cycle time
t
SCY
80
ns
SCLK duty cycle
40/60
60/40
ns
SDIN to SCLK set-up time
t
DSU
20
ns
SDIN hold time from SCLK rising edge
t
DHO
20
ns
SDO propagation delay from SCLK rising
edge
t
DL
5
ns
CSB pulse width high
t
CSH
20
ns
CSB rising/falling to SCLK rising
t
CSS
20
ns
Pulse width of spikes that will be suppressed
t
ps
2
8
ns
Table 6 3-wire SPI Compatible Control Interface Input Timing Information
CONTROL INTERFACE TIMING – 2-WIRE MODE
Figure 5 Control Interface Timing – 2-Wire Serial Control Mode
t
3
t
1
t
6
t
9
t
2
t
5
t
7
t
3
t
4
t
8
SDIN
SCLK
CSB
SCLK
SDIN
t
DHO
t
DSU
t
CSH
t
SCY
t
SCS
LSB
t
CSS
SDO
t
DL
LSB
t
CSS