Product Preview
WM8581
w
PP Rev 1.0 March 2006
13
DIGITAL AUDIO INTERFACE – MASTER MODE
PAIFRX_BCLK/
PAIFTX_BCLK/
SAIF_BCLK
(Output)
DOUT/
SAIF_DOUT
PAIFRX_LRCLK/
PAIFTX_LRCLK/
SAIF_LRCLK
(Outputs)
t
DL
DIN1/2/3/4
SAIF_DIN
t
DDA
t
DHT
t
DST
Figure 2 Digital Audio Data Timing – Master Mode
Test Conditions
AVDD, PVDD, VREFP = 5V, DVDD = 3.3V, AGND, VREFN, PGND, DGND = 0V, T
A
= +25
o
C, Master Mode, fs = 48kHz, MCLK
and ADCMCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL
TEST
CONDITIONS
MIN
TYP
MAX
UNIT
Audio Data Input Timing Information
PAIFTX_LRCLK/
PAIFRX_LRCLK/
SAIF_LRCLK propagation
delay from PAIFTX_BCLK/
PAIFRX_BCLK/
SAIF_BCLK falling edge
t
DL
0
10
ns
DOUT/SAIF_DOUT
propagation delay from
PAIFTX_BCLK/
SAIF_BCLK falling edge
t
DDA
0
10
ns
DIN1/2/3/4/SAIF_DIN setup
time to
PAIFRX_BCLK/SAIF_BCLK
rising edge
t
DST
10
ns
DIN1/2/3/4/SAIF_DIN hold
time from
PAIFRX_BCLK/SAIF_BCLK
rising edge
t
DHT
10
ns
Table 4 Digital Audio Data Timing – Master Mode