62
3
VMICPCI-7755 Product Manual
The “WDT Enable” bit is used to enable the Watchdog Timer function. This bit must
be set to “1” in order for the Watchdog Timer to function. Note that since all registers
default to zero after reset, the Watchdog Timer is always disabled after a reset. The
Watchdog Timer must be re-enabled by the application software after reset in order
for the Watchdog Timer to continue to operate. Once the Watchdog Timer is enabled,
the application software must refresh the Watchdog Timer within the selected timeout
period to prevent a reset or SERR# from being generated. The Watchdog Timer is
refreshed by performing a write to the WDT Keepalive register (WKPA). The data
written is irrelevant.
WDT Keepalive Register (WKPA)
When enabled, the Watchdog Timer is prevented from resetting the system by writing
to the WDT Keepalive Register (WKPA) located at offset 0x0C from the address in
BAR1 within the selected timeout period. The data written to this location is
irrelevant.
Summary of Contents for VMICPCI-7755
Page 2: ......
Page 4: ......
Page 10: ...10 ...
Page 12: ...12 ...
Page 14: ...14 ...
Page 24: ...VMICPCI 7755 Product Manual 24 ...
Page 27: ...27 Hardware Setup 1 Figure 1 1 VMICPCI 7755 PMC and Jumper Locations PMC 1 PMC 2 ...
Page 36: ...36 1 VMICPCI 7755 Product Manual ...
Page 68: ...68 3 VMICPCI 7755 Product Manual ...
Page 70: ...70 4 VMICPCI 7755 Product Manual ...
Page 84: ...84 A VMICPCI 7755 Product Manual ...
Page 96: ...96 B VMICPCI 7755 Product Manual ...
Page 112: ...112 C VMICPCI 7755 Product Manual ...
Page 118: ...118 D VMICPCI 7755 Product Manual ...