Memory Configuration
24
– Configuration
VL-586-1 Reference Manual
M
EMORY
M
AP
The lower 1 Meg. memory map of the CPU is arranged as follows. The upper 64K of Flash is
write protected, and contains the system BIOS. It always appears from 0F0000h to 0FFFFFh.
Bits D4–D0 in the MPCR register select which Flash ROM page is mapped into the 64K Page
Frame (0E0000h to 0EFFFFh). See IOMMAP and MPCR registers starting on page 61 for
further information.
Two settings in the Advanced Configuration screen of the CMOS Setup menu control the
memory region from C8000 to D7FFF and direct this area to the PC/104 or STD/STD 32 Bus.
Summary of Contents for VL-586-1
Page 2: ......
Page 3: ...VL 586 1 5x86 Industrial CPU Card for the STD 32 Bus TM M586 1 ...
Page 4: ......
Page 6: ......
Page 16: ......
Page 26: ......
Page 48: ......
Page 73: ...VL 586 1 Reference Manual Appendix A Schematic 63 Appendix A Schematic A ...
Page 74: ...Schematic 64 Schematic VL 586 1 Reference Manual ...
Page 75: ...Schematic VL 586 1 Reference Manual Schematic 65 ...
Page 76: ...Schematic 66 Schematic VL 586 1 Reference Manual ...
Page 77: ...Schematic VL 586 1 Reference Manual Schematic 67 ...
Page 78: ...Schematic 68 Schematic VL 586 1 Reference Manual ...
Page 79: ...Schematic VL 586 1 Reference Manual Schematic 69 ...
Page 80: ...Schematic 70 Schematic VL 586 1 Reference Manual ...
Page 81: ...Schematic VL 586 1 Reference Manual Schematic 71 ...