![Texas LMK04906B Operating Instructions Manual Download Page 43](http://html.mh-extra.com/html/texas/lmk04906b/lmk04906b_operating-instructions-manual_1093846043.webp)
L M K 0 4 9 0 6 E V A L U A T I O N B O A R D O P E R A T I N G I N S T R U C T I O N S
SNAU126
43
LMK04906B Device with Loop Filter and Crystal Circuits
1
1
2
2
3
3
4
4
5
5
6
6
D
D
C
C
B
B
A
A
3
8
Main Sheet / IC
12/21/2011
LMK049xx_PLL.SchDoc
Sheet Title:
Size:
Schematic:
Mod. Date:
File:
Rev:
Sheet:
of
B
Texas Instruments and/or its licensors do not warrant the accuracy or completeness of this
specification or any information contained therein. Texas Instruments and/or its licensors do not
warrant that this design will meet the specifications, will be suitable for your application or fit for
any particular purpose, or will operate in an implementation. Texas Instruments and/or its
licensors do not warrant that the design is production worthy. You should completely validate
and test your design implementation to confirm the system functionality for your application.
http://www.ti.com
Contact:
http://www.national.com/support
LMK049xx Evaluation Board
Project:
Designed for:
Evaluation Customer
870
600738
1
Assembly Variant:
12-21-2011
© Texas Instruments CopyrightYear
100pF
C2p_VCO
DNP
0.1µF
C38
DNP
0.1µF
C30
0.68µF
C2_VCXO
0
R40
DNP
2pF
C36
DNP
2200pF
C34
DNP
2pF
C31
DNP
2200pF
C32
DNP
PLL2 Loop Filter
PLL1 Loop Filter
OSCin Tuneable Crystal
4.7k
R36
DNP
1000pF
C33
DNP
10k
R38
DNP
VCXO Loop Filter
Y300
DNP
DNP
VTUNE2_TP
0
R42
Designators greater than and equal to 200 are placed on bottom of PCB
10µF
C37
0.1µF
C39
CLKout0_P
CLKout0_N
CLKout1_P
CLKout1_N
C
LK
ou
t2_
P
C
LK
ou
t2_
N
C
LK
in0
_P
C
LK
in0
_N
C
LK
in1
_P
C
LK
in1
_N
C
LK
in2
_P
C
LK
in2
_N
S
tat
us
_Hol
d
Status_LD
S
tat
us
_CLK
in
0
S
tat
us
_CLK
in
1
C
LK
ou
t5_
N
C
LK
ou
t5_
P
C
LK
ou
t4_
N
C
LK
ou
t4_
P
C
LK
ou
t3_
N
C
LK
ou
t3_
P
SYNC
0
R35
DNP
uWire_DATA
uWire_CLK
uWire_LE
OSCout0_N
OSCout0_P
Vcc1_VCO
Vcc2_CLKout_CG1
Vcc3_CLKout_CG2
Vcc4_Digital
Vcc5_CLKin
Vcc6_PDCP1
Vcc7_OSC
Vcc9_PLL2
Vcc12_CLKout_CG5
Vcc13_CLKout_CG0
Vcc8_PDCP2
OSCin_N
OSCin_P
4.7k
R39
DNP
VTUNE1_TP
Vtune_VCXO
Status_Hold
SYNC
Status_LD
Status_CLKin0
Status_CLKin1
uWire_LE
uWire_DATA
uWire_CLK
0.1µF
C35
DNP
0
R43
VCO_Vtune
0
R34
DNP
0.1µF
C40
0.1µF
C1_VCXO
2.7µF
C2A_VCXO
DNP
39k
R2_VCXO
620
R2_VCO
47pF
C1_VCO
3900pF
C2_VCO
OSCin_1_N
OSCin_1_P
1
3
2
SMV1249-074LF
D1
DNP
CPout1
Vcc10_CLKout_CG3
Vcc11_CLKout_CG4
OSCin_1_N
OSCin_1_P
51
R37
DNP
Vcc13
1
NC
2
CLKout0
4
CLKout0*
3
NC
5
SYNC/Status_CLKin2
6
NC
7
NC
8
NC
9
Vcc1
10
LDObyp1
11
LDObyp2
12
NC
19
C
LK
ou
t2*
20
NC
22
C
LK
ou
t2
21
G
N
D
23
V
c
c
4
24
F
B
C
LK
in/
C
LK
in
1
25
F
B
C
LK
in*
/C
LK
in1
*
26
S
tat
us
_Hol
do
v
er
27
C
LK
in0
28
C
LK
in0
*
29
V
c
c
5
30
Vcc6
35
OSCin
36
OSCin*
37
Vcc7
38
OSCout0
39
OSCout0*
40
Vcc8
41
CPout2
42
Vcc9
43
LEuWire
44
CLKuWire
45
DATAuWire
46
NC
51
V
c
c
1
1
52
C
LK
ou
t4
53
C
LK
ou
t4*
54
NC
55
NC
56
V
c
c
1
2
57
C
LK
ou
t5
58
C
LK
ou
t5*
59
NC
60
NC
61
S
tat
us
_CLK
in
0
62
LMK04906
DAP PAD
0
CLKout1
13
CLKout1*
14
NC
15
Vcc2
16
NC
17
V
c
c
3
18
C
LK
in2
31
C
LK
in2
*
32
Status_LD
33
CPout1
34
NC
47
Vcc10
48
C
LK
ou
t3
49
C
LK
ou
t3*
50
S
tat
us
_CLK
in
1
63
NC
64
U1
Used in BOM report
Vtune_XTAL
0
R41
DNP
Vtune_XTAL
100pF
C3_VCXO