![Texas Instruments TMS320x2823x Reference Manual Download Page 54](http://html1.mh-extra.com/html/texas-instruments/tms320x2823x/tms320x2823x_reference-manual_1095205054.webp)
ePWM Submodules
www.ti.com
The dead-band submodule supports independent values for rising-edge (RED) and falling-edge (FED)
delays. The amount of delay is programmed using the DBRED and DBFED registers. These are 10-bit
registers and their value represents the number of time-base clock, TBCLK, periods a signal edge is
delayed by. For example, the formula to calculate falling-edge-delay and rising-edge-delay are:
FED = DBFED × T
TBCLK
RED = DBRED × T
TBCLK
Where T
TBCLK
is the period of TBCLK, the prescaled version of SYSCLKOUT.
For convenience, delay values for various TBCLK options are shown in
Table 15. Dead-Band Delay Values in
μ
S as a Function of DBFED and DBRED
Dead-Band Value
Dead-Band Delay in
μ
S
DBFED, DBRED
TBCLK = SYSCLKOUT/1
TBCLK = SYSCLKOUT /2
TBCLK = SYSCLKOUT/4
1
0.01
μ
S
0.02
μ
S
0.04
μ
S
5
0.05
μ
S
0.10
μ
S
0.20
μ
S
10
0.10
μ
S
0.20
μ
S
0.40
μ
S
100
1.00
μ
S
2.00
μ
S
4.00
μ
S
200
2.00
μ
S
4.00
μ
S
8.00
μ
S
300
3.00
μ
S
6.00
μ
S
12.00
μ
S
400
4.00
μ
S
8.00
μ
S
16.00
μ
S
500
5.00
μ
S
10.00
μ
S
20.00
μ
S
600
6.00
μ
S
12.00
μ
S
24.00
μ
S
700
7.00
μ
S
14.00
μ
S
28.00
μ
S
800
8.00
μ
S
16.00
μ
S
32.00
μ
S
900
9.00
μ
S
18.00
μ
S
36.00
μ
S
1000
10.00
μ
S
20.00
μ
S
40.00
μ
S
54
TMS320x2833x, 2823x Enhanced Pulse Width Modulator (ePWM) Module
SPRUG04A – October 2008 – Revised July 2009
© 2008–2009, Texas Instruments Incorporated