3.3
Analog and Reference Startup
..........................................................................................
3.4
PLL Startup
.................................................................................................................
3.5
Setting Device Common Mode Voltage
................................................................................
4
Example Setups
................................................................................................................
4.1
Stereo DAC Playback with 48ksps Sample Rate and High Performance.
.........................................
4.2
Stereo DAC Playback with 48ksps Sample Rate and Low Power Mode
..........................................
4.3
DAC Playback with 48ksps Sample Rate through Class-D Headphone Amplifiers
..............................
4.4
ADC Record through Digital Microphone with 44.1ksps Sample Rate
.............................................
4.5
Register Script for Mono DAC playback with 48ksps on Differential Headphone with Offset Calibration
.....
5
Register Map
.....................................................................................................................
5.1
Register Map Summary
...................................................................................................
5.2
Page 0 Registers
..........................................................................................................
5.2.1
Page 0 / Register 0: Page Select Register - 0x00 / 0x00
...............................................
5.2.2
Page 0 / Register 1: Software Reset Register - 0x00 / 0x01
............................................
5.2.3
Page 0 / Register 2: Reserved Register - 0x00 / 0x02
..................................................
5.2.4
Page 0 / Register 3: Reserved Register - 0x00 / 0x03
..................................................
5.2.5
Page 0 / Register 4: Clock Setting Register 1, Multiplexers - 0x00 / 0x04
............................
5.2.6
Page 0 / Register 5: Clock Setting Register 2, PLL P&R Values - 0x00 / 0x05
......................
5.2.7
Page 0 / Register 6: Clock Setting Register 3, PLL J Values - 0x00 / 0x06
..........................
5.2.8
Page 0 / Register 7: Clock Setting Register 4, PLL D Values (MSB) - 0x00 / 0x07
.................
5.2.9
Page 0 / Register 8: Clock Setting Register 5, PLL D Values (LSB) - 0x00 / 0x08
..................
5.2.10
Page 0 / Register 9-10: Reserved Register - 0x00 / 0x09-0x0A
........................................
5.2.11
Page 0 / Register 11: Clock Setting Register 6, NDAC Values - 0x00 / 0x0B
........................
5.2.12
Page 0 / Register 12: Clock Setting Register 7, MDAC Values - 0x00 / 0x0C
.......................
5.2.13
Page 0 / Register 13: DAC OSR Setting Register 1, MSB Value - 0x00 / 0x0D
.....................
5.2.14
Page 0 / Register 14: DAC OSR Setting Register 2, LSB Value - 0x00 / 0x0E
......................
5.2.15
Page 0 / Register 15: Reserved Register - 0x00 / 0x0F
.................................................
5.2.16
Page 0 / Register 16: Reserved Register - 0x00 / 0x10
.................................................
5.2.17
Page 0 / Register 17: Reserved Register - 0x00 / 0x11
.................................................
5.2.18
Page 0 / Register 18: Reserved Register - 0x00 / 0x12
.................................................
5.2.19
Page 0 / Register 19: Reserved Register - 0x00 / 0x13
.................................................
5.2.20
Page 0 / Register 20: ADC Oversampling (AOSR) Register - 0x00 / 0x14
...........................
5.2.21
Page 0 / Register 21: Reserved Register - 0x00 / 0x15
.................................................
5.2.22
Page 0 / Register 22: Reserved Register - 0x00 / 0x16
.................................................
5.2.23
Page 0 / Register 23: Reserved Register - 0x00 / 0x17
.................................................
5.2.24
Page 0 / Register 24: Reserved Register - 0x00 / 0x18
.................................................
5.2.25
Page 0 / Register 25: Clock Setting Register 8, Multiplexers - 0x00 / 0x19
..........................
5.2.26
Page 0 / Register 26: Clock Setting Register 9, CLKOUT M divider value - 0x00 / 0x1A
..........
5.2.27
Page 0 / Register 27: Audio Interface Setting Register 1 - 0x00 / 0x1B
...............................
5.2.28
Page 0 / Register 28: Audio Interface Setting Register 2, Data offset setting - 0x00 / 0x1C
.......
5.2.29
Page 0 / Register 29: Audio Interface Setting Register 3 - 0x00 / 0x1D
..............................
5.2.30
Page 0 / Register 30: Clock Setting Register 10, BCLK N Divider - 0x00 / 0x1E
....................
5.2.31
Page 0 / Register 31: Audio Interface Setting Register 4, Secondary Audio Interface - 0x00 / 0x1F
...................................................................................................................
5.2.32
Page 0 / Register 32: Audio Interface Setting Register 5 - 0x00 / 0x20
...............................
5.2.33
Page 0 / Register 33: Audio Interface Setting Register 6 - 0x00 / 0x21
...............................
5.2.34
Page 0 / Register 34: Digital Interface Misc. Setting Register - 0x00 / 0x22
.........................
5.2.35
Page 0 / Register 35-36: Reserved Register - 0x00 / 0x23-0x24
......................................
5.2.36
Page 0 / Register 37: DAC Flag Register 1 - 0x00 / 0x25
..............................................
5.2.37
Page 0 / Register 38: DAC Flag Register 2 - 0x00 / 0x26
..............................................
5.2.38
Page 0 / Register 39-41: Reserved Register - 0x00 / 0x27-0x29
......................................
5.2.39
Page 0 / Register 42: Sticky Flag Register 1 - 0x00 / 0x2A
.............................................
5.2.40
Page 0 / Register 43: Interrupt Flag Register 1 - 0x00 / 0x2B
..........................................
3
SLAU434 – May 2012
Contents
Copyright © 2012, Texas Instruments Incorporated