Public Version
SDMA Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
1
DROP
Synchronization event drop occurred during the transfer
RW
0x0
Read 0x0: No synchronization collision
Write 0x0: Status bit unchanged
Read 0x1: A synchronization collision has been occurred
Write 0x1: Status bit is reset
0
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0
0.
Table 11-43. Register Call Summary for Register DMA4_CSRi
SDMA Integration
•
:
SDMA Functional Description
•
:
•
:
•
Linked-List Control and Monitoring
SDMA Basic Programming Model
•
SDMA Register Manual
•
:
Table 11-44. DMA4_CSDPi
Address Offset
0x0000 0090 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 6090 + (i* 0x60)
Instance
SDMA
Description
Channel Source Destination Parameters
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
DATA_TYPE
DST_ENDIAN
SRC_ENDIAN
DST_PACKED
WRITE_MODE
SRC_PACKED
DST_BURST_EN
SRC_BURST_EN
DST_ENDIAN_LOCK
SRC_ENDIAN_LOCK
Bits
Field Name
Description
Type
Reset
31:22
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x000
0.
21
SRC_ENDIAN
Channel source endianness control
RW
0x-
0x0: Source has Little Endian type
0x1: Source has Big Endian type
20
SRC_ENDIAN_LOCK
Endianness Lock
RW
0x-
0x0: Endianness adapt
0x1: Endianness lock
19
DST_ENDIAN
Channel Destination endianness control
RW
0x-
0x0: Destination has Little Endian type
0x1: Destination has Big Endian type
18
DST_ENDIAN_LOCK
Endianness Lock
RW
0x-
0x0: Endianness adapt
0x1: Endianness lock
2392
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated