Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
15:0
EXIT_HS_MODE_
Defines the number of TxByteClkHS clock cycles necessary
RW
0x0000
LATENCY
for exiting from HS mode. It corresponds to the maximum
delay in number of TxByteClkHS from de-assertion of
TxRequestHS signal until PPI link is in LP-11 state from which
a new entrance to HS mode can be initiated which does not
take more than ENTER_HS_MODE_LATENCY clock cycles.
The supported values are from 0 to 65535
Table 7-417. Register Call Summary for Register DSI_VM_TIMING7
Display Subsystem Functional Description
•
Timing Parameters for an LP to HS Transaction
:
•
Timing Parameters for an HS to LP Transaction
:
Display Subsystem Basic Programming Model
•
•
:
Display Subsystem Use Cases and Tips
•
Configure DSI Timing and Virtual Channels
:
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-418. DSI_STOPCLK_TIMING
Address Offset
0x0000 0094
Physical Address
0x4804 FC94
Instance
DSI_PROTOCOL_ENGINE
Description
Number of functional clock cycles to wait for TxByteClock to stop/start after change in DSIStopClk signal
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DSI_STOPCLK_LATENCY
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Write 0s for future compatibility. Reads returns 0.
R
0x000000
7:0
DSI_STOPCLK_
Clock gating latency from DSI Protocol engine to TxByteClkHS
RW
0x80
LATENCY
Table 7-419. Register Call Summary for Register DSI_STOPCLK_TIMING
Display Subsystem Functional Description
•
:
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-420. DSI_VCn_CTRL
Address Offset
0x0000 0100+ (n* 0x20)
Index
n = 0 to 3
Physical Address
0x4804 FD00+ (n* 0x20)
Instance
DSI_PROTOCOL_ENGINE
Description
CONTROL REGISTER - Virtual channel This register controls the VC.
Type
RW
1942
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated