Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-414. DSI_VM_TIMING6
Address Offset
0x0000 008C
Physical Address
0x4804 FC8C
Instance
DSI_PROTOCOL_ENGINE
Description
VIDEO MODE TIMING REGISTER This register defines the video mode timing.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BL_HS_INTERLEAVING
BL_LP_INTERLEAVING
Bits
Field Name
Description
Type
Reset
31:16
BL_HS_INTERLEAVING
Defines the number of TxByteClkHS clock cycles that
RW
0x0000
can be used for interleaving high-speed command mode
packet into Video Mode stream during blanking periods
during VSA, VBP, VFP periods inside one video frame
on PPI link.
The supported values are from 0 to 65535.
15:0
BL_LP_INTERLEAVING
Defines the maximum number of bytes for Low Power
RW
0x0000
command mode packets that can be sent on PPI link
during blanking periods during VSA, VBP or VFP periods
inside one video frame on PPI link.
The supported values are from 0 to 65535
Table 7-415. Register Call Summary for Register DSI_VM_TIMING6
Display Subsystem Environment
•
Video Port Used for Video Mode
Display Subsystem Functional Description
•
HS Command Mode Interleaving Programming Model
:
•
LP Command Mode Interleaving Programming Model
:
Display Subsystem Basic Programming Model
•
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-416. DSI_VM_TIMING7
Address Offset
0x0000 0090
Physical Address
0x4804 FC90
Instance
DSI_PROTOCOL_ENGINE
Description
Defines the maximum number of bytes of Low Power command mode packets that can be sent on PPI
link during blanking periods during VSA, VBP or VFP periods inside one video frame on PPI link. The
supported values are from 0 to 65535
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ENTER_HS_MODE_LATENCY
EXIT_HS_MODE_LATENCY
Bits
Field Name
Description
Type
Reset
31:16
ENTER_HS_MODE_
Defines the number of TxByteClkHS clock cycles necessary
RW
0x0000
LATENCY
for entering to HS mode. It corresponds to the delay in
number of HS clock cycles from assertion of TxRequestHS
signal to 1 until assertion of TxReadyHS signal to 1.
The supported values are from 0 to 65535 .
1941
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated