Public Version
Display Subsystem Register Manual
www.ti.com
Table 7-391. Register Call Summary for Register DSI_TIMING2
Display Subsystem Functional Description
•
:
•
Display Subsystem Use Cases and Tips
•
Configure DSI Timing and Virtual Channels
:
•
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-392. DSI_VM_TIMING1
Address Offset
0x0000 0060
Physical Address
0x4804 FC60
Instance
DSI_PROTOCOL_ENGINE
Description
VIDEO MODE TIMING REGISTER This register defines the video mode timing.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HSA
HFP
HBP
Bits
Field Name
Description
Type
Reset
31:24
HSA
Defines the horizontal Sync active period used in video mode in
RW
0x00
number of byte clock cycles (TxByteClkHS)
The supported values are from 0 to 255.
23:12
HFP
Defines the horizontal front porch used in video mode in number of
RW
0x000
byte clock cycles (TxByteClkHS)
The supported values are from 0 to 255
11:0
HBP
Defines the horizontal back porch used in video mode in number of
RW
0x000
byte clock cycles (TxByteClkHS)
The supported values are from 0 to 255
Table 7-393. Register Call Summary for Register DSI_VM_TIMING1
Display Subsystem Basic Programming Model
•
•
:
Display Subsystem Use Cases and Tips
•
Configure DSI Timing and Virtual Channels
:
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-394. DSI_VM_TIMING2
Address Offset
0x0000 0064
Physical Address
0x4804 FC64
Instance
DSI_PROTOCOL_ENGINE
Description
VIDEO MODE TIMING REGISTER This register defines the video mode timing.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
VSA
VFP
VBP
WINDOW_SYNC
1932
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated