Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
1
ERRSYNCESC2_IRQ_EN
Low power Data transmission synchronization error for lane
RW
0x0
#2
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
0
ERRSYNCESC1_IRQ_EN
Low power Data transmission synchronization error for lane
RW
0x0
#1
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
Table 7-385. Register Call Summary for Register DSI_COMPLEXIO_IRQENABLE
Display Subsystem Use Cases and Tips
•
•
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-386. DSI_CLK_CTRL
Address Offset
0x0000 0054
Physical Address
0x4804 FC54
Instance
DSI_PROTOCOL_ENGINE
Description
CLOCK CONTROL This register controls the CLOCK GENERATION. The register can be modified only
when IF_EN is reset.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
LP_CLK_DIVISOR
CIO_CLK_ICG
PLL_PWR_CMD
LP_CLK_ENABLE
PLL_PWR_STATUS
DDR_CLK_ALWAYS_ON
HS_AUTO_STOP_ENABLE
HS_MANUAL_STOP_CTRL
LP_RX_SYNCHRO_ENABLE
LP_CLK_NULL_PACKET_SIZE
LP_CLK_NULL_PACKET_ENABLE
Bits
Field Name
Description
Type
Reset
31:30
PLL_PWR_CMD
Command for power control of the DSI PLL Control
RW
0x0
module
0x0: Command to change to OFF state
0x1: Command to change to ON state for PLL only
(HSDIVISER is OFF)
0x2: Command to change to ON state for both PLL and
HSDIVISER
0x3: Command to change to ON state for both PLL and
HSDIVISER (no clock output to the DSI complex I/O)
1927
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated